xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu_init.c (revision 00caae6d47645e68d6e5277aceb69592b49381a6)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2003 Motorola Inc.
5a47a12beSStefan Roese  * Modified by Xianghua Xiao, X.Xiao@motorola.com
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * (C) Copyright 2000
8a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9a47a12beSStefan Roese  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11a47a12beSStefan Roese  */
12a47a12beSStefan Roese 
13a47a12beSStefan Roese #include <common.h>
14a47a12beSStefan Roese #include <watchdog.h>
15a47a12beSStefan Roese #include <asm/processor.h>
16a47a12beSStefan Roese #include <ioports.h>
17f54fe87aSKumar Gala #include <sata.h>
18c916d7c9SKumar Gala #include <fm_eth.h>
19a47a12beSStefan Roese #include <asm/io.h>
20fd3c9befSKumar Gala #include <asm/cache.h>
21a47a12beSStefan Roese #include <asm/mmu.h>
22a07bdad7SShengzhou Liu #include <fsl_errata.h>
23a47a12beSStefan Roese #include <asm/fsl_law.h>
24f54fe87aSKumar Gala #include <asm/fsl_serdes.h>
255ffa88ecSLiu Gang #include <asm/fsl_srio.h>
262c0d6971SPrabhakar Kushwaha #ifdef CONFIG_FSL_CORENET
272c0d6971SPrabhakar Kushwaha #include <asm/fsl_portals.h>
282c0d6971SPrabhakar Kushwaha #include <asm/fsl_liodn.h>
292c0d6971SPrabhakar Kushwaha #endif
309dee205dSramneek mehresh #include <fsl_usb.h>
3157125f22SYork Sun #include <hwconfig.h>
32fbc20aabSTimur Tabi #include <linux/compiler.h>
33a47a12beSStefan Roese #include "mp.h"
34d0a6d7ceSAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST
35d0a6d7ceSAneesh Bansal #include <fsl_validate.h>
36d0a6d7ceSAneesh Bansal #endif
37b9eebfadSRuchika Gupta #ifdef CONFIG_FSL_CAAM
38b9eebfadSRuchika Gupta #include <fsl_sec.h>
39b9eebfadSRuchika Gupta #endif
40f698e9f3SAneesh Bansal #if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)
41f698e9f3SAneesh Bansal #include <asm/fsl_pamu.h>
42f698e9f3SAneesh Bansal #include <fsl_secboot_err.h>
43f698e9f3SAneesh Bansal #endif
44f2717b47STimur Tabi #ifdef CONFIG_SYS_QE_FMAN_FW_IN_NAND
45a7b1e1b7SHaiying Wang #include <nand.h>
46a7b1e1b7SHaiying Wang #include <errno.h>
47a7b1e1b7SHaiying Wang #endif
4802fb2761SShengzhou Liu #ifndef CONFIG_ARCH_QEMU_E500
4902fb2761SShengzhou Liu #include <fsl_ddr.h>
5002fb2761SShengzhou Liu #endif
51f2105c61SSimon Glass #include "../../../../drivers/ata/fsl_sata.h"
522a44efebSZhao Qiang #ifdef CONFIG_U_QE
532459afb1SQianyu Gong #include <fsl_qe.h>
542a44efebSZhao Qiang #endif
55fbc20aabSTimur Tabi 
56a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
57a47a12beSStefan Roese 
58d1c561cdSNikhil Badola #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
59d1c561cdSNikhil Badola /*
60d1c561cdSNikhil Badola  * For deriving usb clock from 100MHz sysclk, reference divisor is set
61d1c561cdSNikhil Badola  * to a value of 5, which gives an intermediate value 20(100/5). The
62d1c561cdSNikhil Badola  * multiplication factor integer is set to 24, which when multiplied to
63d1c561cdSNikhil Badola  * above intermediate value provides clock for usb ip.
64d1c561cdSNikhil Badola  */
usb_single_source_clk_configure(struct ccsr_usb_phy * usb_phy)65d1c561cdSNikhil Badola void usb_single_source_clk_configure(struct ccsr_usb_phy *usb_phy)
66d1c561cdSNikhil Badola {
67d1c561cdSNikhil Badola 	sys_info_t sysinfo;
68d1c561cdSNikhil Badola 
69d1c561cdSNikhil Badola 	get_sys_info(&sysinfo);
70d1c561cdSNikhil Badola 	if (sysinfo.diff_sysclk == 1) {
71d1c561cdSNikhil Badola 		clrbits_be32(&usb_phy->pllprg[1],
72d1c561cdSNikhil Badola 			     CONFIG_SYS_FSL_USB_PLLPRG2_MFI);
73d1c561cdSNikhil Badola 		setbits_be32(&usb_phy->pllprg[1],
74d1c561cdSNikhil Badola 			     CONFIG_SYS_FSL_USB_PLLPRG2_REF_DIV_INTERNAL_CLK |
75d1c561cdSNikhil Badola 			     CONFIG_SYS_FSL_USB_PLLPRG2_MFI_INTERNAL_CLK |
76d1c561cdSNikhil Badola 			     CONFIG_SYS_FSL_USB_INTERNAL_SOC_CLK_EN);
77d1c561cdSNikhil Badola 		}
78d1c561cdSNikhil Badola }
79d1c561cdSNikhil Badola #endif
80d1c561cdSNikhil Badola 
819c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem * usb_phy)829c641a87SSuresh Gupta void fsl_erratum_a006261_workaround(struct ccsr_usb_phy __iomem *usb_phy)
839c641a87SSuresh Gupta {
849c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE
859c641a87SSuresh Gupta 	u32 xcvrprg = in_be32(&usb_phy->port1.xcvrprg);
869c641a87SSuresh Gupta 
879c641a87SSuresh Gupta 	/* Increase Disconnect Threshold by 50mV */
889c641a87SSuresh Gupta 	xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
899c641a87SSuresh Gupta 						INC_DCNT_THRESHOLD_50MV;
909c641a87SSuresh Gupta 	/* Enable programming of USB High speed Disconnect threshold */
919c641a87SSuresh Gupta 	xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
929c641a87SSuresh Gupta 	out_be32(&usb_phy->port1.xcvrprg, xcvrprg);
939c641a87SSuresh Gupta 
949c641a87SSuresh Gupta 	xcvrprg = in_be32(&usb_phy->port2.xcvrprg);
959c641a87SSuresh Gupta 	/* Increase Disconnect Threshold by 50mV */
969c641a87SSuresh Gupta 	xcvrprg &= ~CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_MASK |
979c641a87SSuresh Gupta 						INC_DCNT_THRESHOLD_50MV;
989c641a87SSuresh Gupta 	/* Enable programming of USB High speed Disconnect threshold */
999c641a87SSuresh Gupta 	xcvrprg |= CONFIG_SYS_FSL_USB_XCVRPRG_HS_DCNT_PROG_EN;
1009c641a87SSuresh Gupta 	out_be32(&usb_phy->port2.xcvrprg, xcvrprg);
1019c641a87SSuresh Gupta #else
1029c641a87SSuresh Gupta 
1039c641a87SSuresh Gupta 	u32 temp = 0;
1049c641a87SSuresh Gupta 	u32 status = in_be32(&usb_phy->status1);
1059c641a87SSuresh Gupta 
1069c641a87SSuresh Gupta 	u32 squelch_prog_rd_0_2 =
1079c641a87SSuresh Gupta 		(status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_0)
1089c641a87SSuresh Gupta 			& CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
1099c641a87SSuresh Gupta 
1109c641a87SSuresh Gupta 	u32 squelch_prog_rd_3_5 =
1119c641a87SSuresh Gupta 		(status >> CONFIG_SYS_FSL_USB_SQUELCH_PROG_RD_3)
1129c641a87SSuresh Gupta 			& CONFIG_SYS_FSL_USB_SQUELCH_PROG_MASK;
1139c641a87SSuresh Gupta 
1149c641a87SSuresh Gupta 	setbits_be32(&usb_phy->config1,
1159c641a87SSuresh Gupta 		     CONFIG_SYS_FSL_USB_HS_DISCNCT_INC);
1169c641a87SSuresh Gupta 	setbits_be32(&usb_phy->config2,
1179c641a87SSuresh Gupta 		     CONFIG_SYS_FSL_USB_RX_AUTO_CAL_RD_WR_SEL);
1189c641a87SSuresh Gupta 
11908efeac5SSriram Dash 	temp = squelch_prog_rd_0_2 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_3;
1209c641a87SSuresh Gupta 	out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
1219c641a87SSuresh Gupta 
12208efeac5SSriram Dash 	temp = squelch_prog_rd_3_5 << CONFIG_SYS_FSL_USB_SQUELCH_PROG_WR_0;
1239c641a87SSuresh Gupta 	out_be32(&usb_phy->config2, in_be32(&usb_phy->config2) | temp);
1249c641a87SSuresh Gupta #endif
1259c641a87SSuresh Gupta }
1269c641a87SSuresh Gupta #endif
1279c641a87SSuresh Gupta 
1289c641a87SSuresh Gupta 
1292a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
130a47a12beSStefan Roese extern qe_iop_conf_t qe_iop_conf_tab[];
131a47a12beSStefan Roese extern void qe_config_iopin(u8 port, u8 pin, int dir,
132a47a12beSStefan Roese 				int open_drain, int assign);
133a47a12beSStefan Roese extern void qe_init(uint qe_base);
134a47a12beSStefan Roese extern void qe_reset(void);
135a47a12beSStefan Roese 
config_qe_ioports(void)136a47a12beSStefan Roese static void config_qe_ioports(void)
137a47a12beSStefan Roese {
138a47a12beSStefan Roese 	u8      port, pin;
139a47a12beSStefan Roese 	int     dir, open_drain, assign;
140a47a12beSStefan Roese 	int     i;
141a47a12beSStefan Roese 
142a47a12beSStefan Roese 	for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
143a47a12beSStefan Roese 		port		= qe_iop_conf_tab[i].port;
144a47a12beSStefan Roese 		pin		= qe_iop_conf_tab[i].pin;
145a47a12beSStefan Roese 		dir		= qe_iop_conf_tab[i].dir;
146a47a12beSStefan Roese 		open_drain	= qe_iop_conf_tab[i].open_drain;
147a47a12beSStefan Roese 		assign		= qe_iop_conf_tab[i].assign;
148a47a12beSStefan Roese 		qe_config_iopin(port, pin, dir, open_drain, assign);
149a47a12beSStefan Roese 	}
150a47a12beSStefan Roese }
151a47a12beSStefan Roese #endif
152a47a12beSStefan Roese 
153a47a12beSStefan Roese #ifdef CONFIG_CPM2
config_8560_ioports(volatile ccsr_cpm_t * cpm)154a47a12beSStefan Roese void config_8560_ioports (volatile ccsr_cpm_t * cpm)
155a47a12beSStefan Roese {
156a47a12beSStefan Roese 	int portnum;
157a47a12beSStefan Roese 
158a47a12beSStefan Roese 	for (portnum = 0; portnum < 4; portnum++) {
159a47a12beSStefan Roese 		uint pmsk = 0,
160a47a12beSStefan Roese 		     ppar = 0,
161a47a12beSStefan Roese 		     psor = 0,
162a47a12beSStefan Roese 		     pdir = 0,
163a47a12beSStefan Roese 		     podr = 0,
164a47a12beSStefan Roese 		     pdat = 0;
165a47a12beSStefan Roese 		iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
166a47a12beSStefan Roese 		iop_conf_t *eiopc = iopc + 32;
167a47a12beSStefan Roese 		uint msk = 1;
168a47a12beSStefan Roese 
169a47a12beSStefan Roese 		/*
170a47a12beSStefan Roese 		 * NOTE:
171a47a12beSStefan Roese 		 * index 0 refers to pin 31,
172a47a12beSStefan Roese 		 * index 31 refers to pin 0
173a47a12beSStefan Roese 		 */
174a47a12beSStefan Roese 		while (iopc < eiopc) {
175a47a12beSStefan Roese 			if (iopc->conf) {
176a47a12beSStefan Roese 				pmsk |= msk;
177a47a12beSStefan Roese 				if (iopc->ppar)
178a47a12beSStefan Roese 					ppar |= msk;
179a47a12beSStefan Roese 				if (iopc->psor)
180a47a12beSStefan Roese 					psor |= msk;
181a47a12beSStefan Roese 				if (iopc->pdir)
182a47a12beSStefan Roese 					pdir |= msk;
183a47a12beSStefan Roese 				if (iopc->podr)
184a47a12beSStefan Roese 					podr |= msk;
185a47a12beSStefan Roese 				if (iopc->pdat)
186a47a12beSStefan Roese 					pdat |= msk;
187a47a12beSStefan Roese 			}
188a47a12beSStefan Roese 
189a47a12beSStefan Roese 			msk <<= 1;
190a47a12beSStefan Roese 			iopc++;
191a47a12beSStefan Roese 		}
192a47a12beSStefan Roese 
193a47a12beSStefan Roese 		if (pmsk != 0) {
194a47a12beSStefan Roese 			volatile ioport_t *iop = ioport_addr (cpm, portnum);
195a47a12beSStefan Roese 			uint tpmsk = ~pmsk;
196a47a12beSStefan Roese 
197a47a12beSStefan Roese 			/*
198a47a12beSStefan Roese 			 * the (somewhat confused) paragraph at the
199a47a12beSStefan Roese 			 * bottom of page 35-5 warns that there might
200a47a12beSStefan Roese 			 * be "unknown behaviour" when programming
201a47a12beSStefan Roese 			 * PSORx and PDIRx, if PPARx = 1, so I
202a47a12beSStefan Roese 			 * decided this meant I had to disable the
203a47a12beSStefan Roese 			 * dedicated function first, and enable it
204a47a12beSStefan Roese 			 * last.
205a47a12beSStefan Roese 			 */
206a47a12beSStefan Roese 			iop->ppar &= tpmsk;
207a47a12beSStefan Roese 			iop->psor = (iop->psor & tpmsk) | psor;
208a47a12beSStefan Roese 			iop->podr = (iop->podr & tpmsk) | podr;
209a47a12beSStefan Roese 			iop->pdat = (iop->pdat & tpmsk) | pdat;
210a47a12beSStefan Roese 			iop->pdir = (iop->pdir & tpmsk) | pdir;
211a47a12beSStefan Roese 			iop->ppar |= ppar;
212a47a12beSStefan Roese 		}
213a47a12beSStefan Roese 	}
214a47a12beSStefan Roese }
215a47a12beSStefan Roese #endif
216a47a12beSStefan Roese 
2176aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
218fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL) || defined(CONFIG_SYS_CPC_REINIT_F)
disable_cpc_sram(void)2197cb72723STang Yuantian void disable_cpc_sram(void)
2206aba33e9SKumar Gala {
2216aba33e9SKumar Gala 	int i;
2226aba33e9SKumar Gala 
2236aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
2246aba33e9SKumar Gala 
2256aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
2262a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN) {
2272a9fab82SShaohui Xie 			/* find and disable LAW of SRAM */
2282a9fab82SShaohui Xie 			struct law_entry law = find_law(CONFIG_SYS_INIT_L3_ADDR);
2292a9fab82SShaohui Xie 
2302a9fab82SShaohui Xie 			if (law.index == -1) {
2312a9fab82SShaohui Xie 				printf("\nFatal error happened\n");
2322a9fab82SShaohui Xie 				return;
2332a9fab82SShaohui Xie 			}
2342a9fab82SShaohui Xie 			disable_law(law.index);
2352a9fab82SShaohui Xie 
2362a9fab82SShaohui Xie 			clrbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_CDQ_SPEC_DIS);
2372a9fab82SShaohui Xie 			out_be32(&cpc->cpccsr0, 0);
2382a9fab82SShaohui Xie 			out_be32(&cpc->cpcsrcr0, 0);
2392a9fab82SShaohui Xie 		}
240fb4a2409SAneesh Bansal 	}
241fb4a2409SAneesh Bansal }
2422a9fab82SShaohui Xie #endif
2436aba33e9SKumar Gala 
244377ffcfaSSandeep Singh #if defined(T1040_TDM_QUIRK_CCSR_BASE)
245377ffcfaSSandeep Singh #ifdef CONFIG_POST
246377ffcfaSSandeep Singh #error POST memory test cannot be enabled with TDM
247377ffcfaSSandeep Singh #endif
enable_tdm_law(void)248377ffcfaSSandeep Singh static void enable_tdm_law(void)
249377ffcfaSSandeep Singh {
250377ffcfaSSandeep Singh 	int ret;
251377ffcfaSSandeep Singh 	char buffer[HWCONFIG_BUFFER_SIZE] = {0};
252377ffcfaSSandeep Singh 	int tdm_hwconfig_enabled = 0;
253377ffcfaSSandeep Singh 
254377ffcfaSSandeep Singh 	/*
255377ffcfaSSandeep Singh 	 * Extract hwconfig from environment since environment
256377ffcfaSSandeep Singh 	 * is not setup properly yet. Search for tdm entry in
257377ffcfaSSandeep Singh 	 * hwconfig.
258377ffcfaSSandeep Singh 	 */
259*00caae6dSSimon Glass 	ret = env_get_f("hwconfig", buffer, sizeof(buffer));
260377ffcfaSSandeep Singh 	if (ret > 0) {
261377ffcfaSSandeep Singh 		tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
262377ffcfaSSandeep Singh 		/* If tdm is defined in hwconfig, set law for tdm workaround */
263377ffcfaSSandeep Singh 		if (tdm_hwconfig_enabled)
264377ffcfaSSandeep Singh 			set_next_law(T1040_TDM_QUIRK_CCSR_BASE, LAW_SIZE_16M,
265377ffcfaSSandeep Singh 				     LAW_TRGT_IF_CCSR);
266377ffcfaSSandeep Singh 	}
267377ffcfaSSandeep Singh }
268377ffcfaSSandeep Singh #endif
269377ffcfaSSandeep Singh 
enable_cpc(void)2707cb72723STang Yuantian void enable_cpc(void)
271fb4a2409SAneesh Bansal {
272fb4a2409SAneesh Bansal 	int i;
273390619ddSShaveta Leekha 	int ret;
274fb4a2409SAneesh Bansal 	u32 size = 0;
275390619ddSShaveta Leekha 	u32 cpccfg0;
276390619ddSShaveta Leekha 	char buffer[HWCONFIG_BUFFER_SIZE];
277390619ddSShaveta Leekha 	char cpc_subarg[16];
278390619ddSShaveta Leekha 	bool have_hwconfig = false;
279390619ddSShaveta Leekha 	int cpc_args = 0;
280fb4a2409SAneesh Bansal 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
281fb4a2409SAneesh Bansal 
282390619ddSShaveta Leekha 	/* Extract hwconfig from environment */
283*00caae6dSSimon Glass 	ret = env_get_f("hwconfig", buffer, sizeof(buffer));
284390619ddSShaveta Leekha 	if (ret > 0) {
285390619ddSShaveta Leekha 		/*
286390619ddSShaveta Leekha 		 * If "en_cpc" is not defined in hwconfig then by default all
287390619ddSShaveta Leekha 		 * cpcs are enable. If this config is defined then individual
288390619ddSShaveta Leekha 		 * cpcs which have to be enabled should also be defined.
289390619ddSShaveta Leekha 		 * e.g en_cpc:cpc1,cpc2;
290390619ddSShaveta Leekha 		 */
291390619ddSShaveta Leekha 		if (hwconfig_f("en_cpc", buffer))
292390619ddSShaveta Leekha 			have_hwconfig = true;
293390619ddSShaveta Leekha 	}
294390619ddSShaveta Leekha 
295fb4a2409SAneesh Bansal 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
296390619ddSShaveta Leekha 		if (have_hwconfig) {
297390619ddSShaveta Leekha 			sprintf(cpc_subarg, "cpc%u", i + 1);
298390619ddSShaveta Leekha 			cpc_args = hwconfig_sub_f("en_cpc", cpc_subarg, buffer);
299390619ddSShaveta Leekha 			if (cpc_args == 0)
300390619ddSShaveta Leekha 				continue;
301390619ddSShaveta Leekha 		}
302390619ddSShaveta Leekha 		cpccfg0 = in_be32(&cpc->cpccfg0);
303fb4a2409SAneesh Bansal 		size += CPC_CFG0_SZ_K(cpccfg0);
304fb4a2409SAneesh Bansal 
3051d2c2a62SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A002
3061d2c2a62SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_TAG_ECC_SCRUB_DIS);
3071d2c2a62SKumar Gala #endif
308868da593SKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_CPC_A003
309868da593SKumar Gala 		setbits_be32(&cpc->cpchdbcr0, CPC_HDBCR0_DATA_ECC_SCRUB_DIS);
310868da593SKumar Gala #endif
31182125192SScott Wood #ifdef CONFIG_SYS_FSL_ERRATUM_A006593
31282125192SScott Wood 		setbits_be32(&cpc->cpchdbcr0, 1 << (31 - 21));
31382125192SScott Wood #endif
314133fbfa9SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A006379
315133fbfa9SYork Sun 		if (has_erratum_a006379()) {
316133fbfa9SYork Sun 			setbits_be32(&cpc->cpchdbcr0,
317133fbfa9SYork Sun 				     CPC_HDBCR0_SPLRU_LEVEL_EN);
318133fbfa9SYork Sun 		}
319133fbfa9SYork Sun #endif
3201d2c2a62SKumar Gala 
3216aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
3226aba33e9SKumar Gala 		/* Read back to sync write */
3236aba33e9SKumar Gala 		in_be32(&cpc->cpccsr0);
3246aba33e9SKumar Gala 
3256aba33e9SKumar Gala 	}
3266aba33e9SKumar Gala 
3272f848f97SShruti Kanetkar 	puts("Corenet Platform Cache: ");
3282f848f97SShruti Kanetkar 	print_size(size * 1024, " enabled\n");
3296aba33e9SKumar Gala }
3306aba33e9SKumar Gala 
invalidate_cpc(void)331e56143e5SKim Phillips static void invalidate_cpc(void)
3326aba33e9SKumar Gala {
3336aba33e9SKumar Gala 	int i;
3346aba33e9SKumar Gala 	cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
3356aba33e9SKumar Gala 
3366aba33e9SKumar Gala 	for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
3372a9fab82SShaohui Xie 		/* skip CPC when it used as all SRAM */
3382a9fab82SShaohui Xie 		if (in_be32(&cpc->cpcsrcr0) & CPC_SRCR0_SRAMEN)
3392a9fab82SShaohui Xie 			continue;
3406aba33e9SKumar Gala 		/* Flash invalidate the CPC and clear all the locks */
3416aba33e9SKumar Gala 		out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
3426aba33e9SKumar Gala 		while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
3436aba33e9SKumar Gala 			;
3446aba33e9SKumar Gala 	}
3456aba33e9SKumar Gala }
3466aba33e9SKumar Gala #else
3476aba33e9SKumar Gala #define enable_cpc()
3486aba33e9SKumar Gala #define invalidate_cpc()
3497cb72723STang Yuantian #define disable_cpc_sram()
3506aba33e9SKumar Gala #endif /* CONFIG_SYS_FSL_CPC */
3516aba33e9SKumar Gala 
352a47a12beSStefan Roese /*
353a47a12beSStefan Roese  * Breathe some life into the CPU...
354a47a12beSStefan Roese  *
355a47a12beSStefan Roese  * Set up the memory map
356a47a12beSStefan Roese  * initialize a bunch of registers
357a47a12beSStefan Roese  */
358a47a12beSStefan Roese 
359a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
corenet_tb_init(void)360a47a12beSStefan Roese static void corenet_tb_init(void)
361a47a12beSStefan Roese {
362a47a12beSStefan Roese 	volatile ccsr_rcpm_t *rcpm =
363a47a12beSStefan Roese 		(void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
364a47a12beSStefan Roese 	volatile ccsr_pic_t *pic =
365680c613aSKim Phillips 		(void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
366a47a12beSStefan Roese 	u32 whoami = in_be32(&pic->whoami);
367a47a12beSStefan Roese 
368a47a12beSStefan Roese 	/* Enable the timebase register for this core */
369a47a12beSStefan Roese 	out_be32(&rcpm->ctbenrl, (1 << whoami));
370a47a12beSStefan Roese }
371a47a12beSStefan Roese #endif
372a47a12beSStefan Roese 
373c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
fsl_erratum_a007212_workaround(void)374c3678b09SYork Sun void fsl_erratum_a007212_workaround(void)
375c3678b09SYork Sun {
376c3678b09SYork Sun 	ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
377c3678b09SYork Sun 	u32 ddr_pll_ratio;
378c3678b09SYork Sun 	u32 __iomem *plldgdcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c20);
379c3678b09SYork Sun 	u32 __iomem *plldadcr1 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c28);
380c3678b09SYork Sun 	u32 __iomem *dpdovrcr4 = (void *)(CONFIG_SYS_DCSRBAR + 0x21e80);
38151370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
382c3678b09SYork Sun 	u32 __iomem *plldgdcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c40);
383c3678b09SYork Sun 	u32 __iomem *plldadcr2 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c48);
38451370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
385c3678b09SYork Sun 	u32 __iomem *plldgdcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c60);
386c3678b09SYork Sun 	u32 __iomem *plldadcr3 = (void *)(CONFIG_SYS_DCSRBAR + 0x21c68);
387c3678b09SYork Sun #endif
388c3678b09SYork Sun #endif
389c3678b09SYork Sun 	/*
390c3678b09SYork Sun 	 * Even this workaround applies to selected version of SoCs, it is
391c3678b09SYork Sun 	 * safe to apply to all versions, with the limitation of odd ratios.
392c3678b09SYork Sun 	 * If RCW has disabled DDR PLL, we have to apply this workaround,
393c3678b09SYork Sun 	 * otherwise DDR will not work.
394c3678b09SYork Sun 	 */
395c3678b09SYork Sun 	ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
396c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) &
397c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
398c3678b09SYork Sun 	/* check if RCW sets ratio to 0, required by this workaround */
399c3678b09SYork Sun 	if (ddr_pll_ratio != 0)
400c3678b09SYork Sun 		return;
401c3678b09SYork Sun 	ddr_pll_ratio = (in_be32(&gur->rcwsr[0]) >>
402c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
403c3678b09SYork Sun 		FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
404c3678b09SYork Sun 	/* check if reserved bits have the desired ratio */
405c3678b09SYork Sun 	if (ddr_pll_ratio == 0) {
406c3678b09SYork Sun 		printf("Error: Unknown DDR PLL ratio!\n");
407c3678b09SYork Sun 		return;
408c3678b09SYork Sun 	}
409c3678b09SYork Sun 	ddr_pll_ratio >>= 1;
410c3678b09SYork Sun 
411c3678b09SYork Sun 	setbits_be32(plldadcr1, 0x02000001);
41251370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
413c3678b09SYork Sun 	setbits_be32(plldadcr2, 0x02000001);
41451370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
415c3678b09SYork Sun 	setbits_be32(plldadcr3, 0x02000001);
416c3678b09SYork Sun #endif
417c3678b09SYork Sun #endif
418c3678b09SYork Sun 	setbits_be32(dpdovrcr4, 0xe0000000);
419c3678b09SYork Sun 	out_be32(plldgdcr1, 0x08000001 | (ddr_pll_ratio << 1));
42051370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
421c3678b09SYork Sun 	out_be32(plldgdcr2, 0x08000001 | (ddr_pll_ratio << 1));
42251370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
423c3678b09SYork Sun 	out_be32(plldgdcr3, 0x08000001 | (ddr_pll_ratio << 1));
424c3678b09SYork Sun #endif
425c3678b09SYork Sun #endif
426c3678b09SYork Sun 	udelay(100);
427c3678b09SYork Sun 	clrbits_be32(plldadcr1, 0x02000001);
42851370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2)
429c3678b09SYork Sun 	clrbits_be32(plldadcr2, 0x02000001);
43051370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 3)
431c3678b09SYork Sun 	clrbits_be32(plldadcr3, 0x02000001);
432c3678b09SYork Sun #endif
433c3678b09SYork Sun #endif
434c3678b09SYork Sun 	clrbits_be32(dpdovrcr4, 0xe0000000);
435c3678b09SYork Sun }
436c3678b09SYork Sun #endif
437c3678b09SYork Sun 
cpu_init_f(void)438701e6401SYork Sun ulong cpu_init_f(void)
439a47a12beSStefan Roese {
440a47a12beSStefan Roese 	extern void m8560_cpm_reset (void);
441f698e9f3SAneesh Bansal #ifdef CONFIG_SYS_DCSRBAR_PHYS
442f110fe94SStephen George 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
443f110fe94SStephen George #endif
444aa36c84eSSumit Garg #if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT)
4457065b7d4SRuchika Gupta 	struct law_entry law;
4467065b7d4SRuchika Gupta #endif
447281ed4c7SYork Sun #ifdef CONFIG_ARCH_MPC8548
448a47a12beSStefan Roese 	ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
449a47a12beSStefan Roese 	uint svr = get_svr();
450a47a12beSStefan Roese 
451a47a12beSStefan Roese 	/*
452a47a12beSStefan Roese 	 * CPU2 errata workaround: A core hang possible while executing
453a47a12beSStefan Roese 	 * a msync instruction and a snoopable transaction from an I/O
454a47a12beSStefan Roese 	 * master tagged to make quick forward progress is present.
455a47a12beSStefan Roese 	 * Fixed in silicon rev 2.1.
456a47a12beSStefan Roese 	 */
457a47a12beSStefan Roese 	if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
458a47a12beSStefan Roese 		out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
459a47a12beSStefan Roese #endif
460a47a12beSStefan Roese 
461a47a12beSStefan Roese 	disable_tlb(14);
462a47a12beSStefan Roese 	disable_tlb(15);
463a47a12beSStefan Roese 
464aa36c84eSSumit Garg #if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT)
4657065b7d4SRuchika Gupta 	/* Disable the LAW created for NOR flash by the PBI commands */
4667065b7d4SRuchika Gupta 	law = find_law(CONFIG_SYS_PBI_FLASH_BASE);
4677065b7d4SRuchika Gupta 	if (law.index != -1)
4687065b7d4SRuchika Gupta 		disable_law(law.index);
469fb4a2409SAneesh Bansal 
470fb4a2409SAneesh Bansal #if defined(CONFIG_SYS_CPC_REINIT_F)
471fb4a2409SAneesh Bansal 	disable_cpc_sram();
472fb4a2409SAneesh Bansal #endif
4737065b7d4SRuchika Gupta #endif
4747065b7d4SRuchika Gupta 
475a47a12beSStefan Roese #ifdef CONFIG_CPM2
476a47a12beSStefan Roese 	config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
477a47a12beSStefan Roese #endif
478a47a12beSStefan Roese 
479f51cdaf1SBecky Bruce        init_early_memctl_regs();
480a47a12beSStefan Roese 
481a47a12beSStefan Roese #if defined(CONFIG_CPM2)
482a47a12beSStefan Roese 	m8560_cpm_reset();
483a47a12beSStefan Roese #endif
4842a44efebSZhao Qiang 
4852a44efebSZhao Qiang #if defined(CONFIG_QE) && !defined(CONFIG_U_QE)
486a47a12beSStefan Roese 	/* Config QE ioports */
487a47a12beSStefan Roese 	config_qe_ioports();
488a47a12beSStefan Roese #endif
4892a44efebSZhao Qiang 
490a47a12beSStefan Roese #if defined(CONFIG_FSL_DMA)
491a47a12beSStefan Roese 	dma_init();
492a47a12beSStefan Roese #endif
493a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
494a47a12beSStefan Roese 	corenet_tb_init();
495a47a12beSStefan Roese #endif
496a47a12beSStefan Roese 	init_used_tlb_cams();
4976aba33e9SKumar Gala 
4986aba33e9SKumar Gala 	/* Invalidate the CPC before DDR gets enabled */
4996aba33e9SKumar Gala 	invalidate_cpc();
500f110fe94SStephen George 
501f110fe94SStephen George  #ifdef CONFIG_SYS_DCSRBAR_PHYS
502f110fe94SStephen George 	/* set DCSRCR so that DCSR space is 1G */
503f110fe94SStephen George 	setbits_be32(&gur->dcsrcr, FSL_CORENET_DCSR_SZ_1G);
504f110fe94SStephen George 	in_be32(&gur->dcsrcr);
505f110fe94SStephen George #endif
506f110fe94SStephen George 
507c3678b09SYork Sun #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
508c3678b09SYork Sun 	fsl_erratum_a007212_workaround();
509c3678b09SYork Sun #endif
510c3678b09SYork Sun 
51159d34ed0Stang yuantian 	return 0;
512a47a12beSStefan Roese }
513a47a12beSStefan Roese 
51435079aa9SKumar Gala /* Implement a dummy function for those platforms w/o SERDES */
__fsl_serdes__init(void)51535079aa9SKumar Gala static void __fsl_serdes__init(void)
51635079aa9SKumar Gala {
51735079aa9SKumar Gala 	return ;
51835079aa9SKumar Gala }
51935079aa9SKumar Gala __attribute__((weak, alias("__fsl_serdes__init"))) void fsl_serdes_init(void);
520a47a12beSStefan Roese 
521e9827468SPrabhakar Kushwaha #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
enable_cluster_l2(void)5226d2b9da1SYork Sun int enable_cluster_l2(void)
5236d2b9da1SYork Sun {
5246d2b9da1SYork Sun 	int i = 0;
5255122dfaeSShengzhou Liu 	u32 cluster, svr = get_svr();
5266d2b9da1SYork Sun 	ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
5276d2b9da1SYork Sun 	struct ccsr_cluster_l2 __iomem *l2cache;
5286d2b9da1SYork Sun 
5295122dfaeSShengzhou Liu 	/* only the L2 of first cluster should be enabled as expected on T4080,
5305122dfaeSShengzhou Liu 	 * but there is no EOC in the first cluster as HW sake, so return here
5315122dfaeSShengzhou Liu 	 * to skip enabling L2 cache of the 2nd cluster.
5325122dfaeSShengzhou Liu 	 */
5335122dfaeSShengzhou Liu 	if (SVR_SOC_VER(svr) == SVR_T4080)
5345122dfaeSShengzhou Liu 		return 0;
5355122dfaeSShengzhou Liu 
5366d2b9da1SYork Sun 	cluster = in_be32(&gur->tp_cluster[i].lower);
5376d2b9da1SYork Sun 	if (cluster & TP_CLUSTER_EOC)
5386d2b9da1SYork Sun 		return 0;
5396d2b9da1SYork Sun 
5406d2b9da1SYork Sun 	/* The first cache has already been set up, so skip it */
5416d2b9da1SYork Sun 	i++;
5426d2b9da1SYork Sun 
5436d2b9da1SYork Sun 	/* Look through the remaining clusters, and set up their caches */
5446d2b9da1SYork Sun 	do {
545db9a8070SPrabhakar Kushwaha 		int j, cluster_valid = 0;
546db9a8070SPrabhakar Kushwaha 
5476d2b9da1SYork Sun 		l2cache = (void __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2 + i * 0x40000);
548db9a8070SPrabhakar Kushwaha 
5496d2b9da1SYork Sun 		cluster = in_be32(&gur->tp_cluster[i].lower);
5506d2b9da1SYork Sun 
551db9a8070SPrabhakar Kushwaha 		/* check that at least one core/accel is enabled in cluster */
552db9a8070SPrabhakar Kushwaha 		for (j = 0; j < 4; j++) {
553db9a8070SPrabhakar Kushwaha 			u32 idx = (cluster >> (j*8)) & TP_CLUSTER_INIT_MASK;
554db9a8070SPrabhakar Kushwaha 			u32 type = in_be32(&gur->tp_ityp[idx]);
555db9a8070SPrabhakar Kushwaha 
556a1399a91SShaveta Leekha 			if ((type & TP_ITYP_AV) &&
557a1399a91SShaveta Leekha 			    TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
558db9a8070SPrabhakar Kushwaha 				cluster_valid = 1;
559db9a8070SPrabhakar Kushwaha 		}
560db9a8070SPrabhakar Kushwaha 
561db9a8070SPrabhakar Kushwaha 		if (cluster_valid) {
5626d2b9da1SYork Sun 			/* set stash ID to (cluster) * 2 + 32 + 1 */
5636d2b9da1SYork Sun 			clrsetbits_be32(&l2cache->l2csr1, 0xff, 32 + i * 2 + 1);
5646d2b9da1SYork Sun 
5656d2b9da1SYork Sun 			printf("enable l2 for cluster %d %p\n", i, l2cache);
5666d2b9da1SYork Sun 
5676d2b9da1SYork Sun 			out_be32(&l2cache->l2csr0, L2CSR0_L2FI|L2CSR0_L2LFC);
568db9a8070SPrabhakar Kushwaha 			while ((in_be32(&l2cache->l2csr0)
569db9a8070SPrabhakar Kushwaha 				& (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)
5706d2b9da1SYork Sun 					;
5719cd95ac7SJames Yang 			out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);
572db9a8070SPrabhakar Kushwaha 		}
5736d2b9da1SYork Sun 		i++;
5746d2b9da1SYork Sun 	} while (!(cluster & TP_CLUSTER_EOC));
5756d2b9da1SYork Sun 
5766d2b9da1SYork Sun 	return 0;
5776d2b9da1SYork Sun }
5786d2b9da1SYork Sun #endif
5796d2b9da1SYork Sun 
580a47a12beSStefan Roese /*
581a47a12beSStefan Roese  * Initialize L2 as cache.
582a47a12beSStefan Roese  */
l2cache_init(void)5837cb72723STang Yuantian int l2cache_init(void)
584a47a12beSStefan Roese {
585fbc20aabSTimur Tabi 	__maybe_unused u32 svr = get_svr();
5866d2b9da1SYork Sun #ifdef CONFIG_L2_CACHE
5876d2b9da1SYork Sun 	ccsr_l2cache_t *l2cache = (void __iomem *)CONFIG_SYS_MPC85xx_L2_ADDR;
588e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
5896d2b9da1SYork Sun 	struct ccsr_cluster_l2 * l2cache = (void __iomem *)CONFIG_SYS_FSL_CLUSTER_1_L2;
5903f0202edSLan Chunhe #endif
5912a5fcb83SYork Sun 
592a47a12beSStefan Roese 	puts ("L2:    ");
593a47a12beSStefan Roese 
594a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
595a47a12beSStefan Roese 	volatile uint cache_ctl;
596fbc20aabSTimur Tabi 	uint ver;
597a47a12beSStefan Roese 	u32 l2siz_field;
598a47a12beSStefan Roese 
599a47a12beSStefan Roese 	ver = SVR_SOC_VER(svr);
600a47a12beSStefan Roese 
601a47a12beSStefan Roese 	asm("msync;isync");
602a47a12beSStefan Roese 	cache_ctl = l2cache->l2ctl;
603a47a12beSStefan Roese 
604a47a12beSStefan Roese #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
605a47a12beSStefan Roese 	if (cache_ctl & MPC85xx_L2CTL_L2E) {
606a47a12beSStefan Roese 		/* Clear L2 SRAM memory-mapped base address */
607a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar0, 0x0);
608a47a12beSStefan Roese 		out_be32(&l2cache->l2srbar1, 0x0);
609a47a12beSStefan Roese 
610a47a12beSStefan Roese 		/* set MBECCDIS=0, SBECCDIS=0 */
611a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2errdis,
612a47a12beSStefan Roese 				(MPC85xx_L2ERRDIS_MBECC |
613a47a12beSStefan Roese 				 MPC85xx_L2ERRDIS_SBECC));
614a47a12beSStefan Roese 
615a47a12beSStefan Roese 		/* set L2E=0, L2SRAM=0 */
616a47a12beSStefan Roese 		clrbits_be32(&l2cache->l2ctl,
617a47a12beSStefan Roese 				(MPC85xx_L2CTL_L2E |
618a47a12beSStefan Roese 				 MPC85xx_L2CTL_L2SRAM_ENTIRE));
619a47a12beSStefan Roese 	}
620a47a12beSStefan Roese #endif
621a47a12beSStefan Roese 
622a47a12beSStefan Roese 	l2siz_field = (cache_ctl >> 28) & 0x3;
623a47a12beSStefan Roese 
624a47a12beSStefan Roese 	switch (l2siz_field) {
625a47a12beSStefan Roese 	case 0x0:
626a47a12beSStefan Roese 		printf(" unknown size (0x%08x)\n", cache_ctl);
627a47a12beSStefan Roese 		return -1;
628a47a12beSStefan Roese 		break;
629a47a12beSStefan Roese 	case 0x1:
630a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
63148f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555) {
6326b44d9e5SShruti Kanetkar 			puts("128 KiB ");
6336b44d9e5SShruti Kanetkar 			/* set L2E=1, L2I=1, & L2BLKSZ=1 (128 KiBibyte) */
634a47a12beSStefan Roese 			cache_ctl = 0xc4000000;
635a47a12beSStefan Roese 		} else {
6366b44d9e5SShruti Kanetkar 			puts("256 KiB ");
637a47a12beSStefan Roese 			cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
638a47a12beSStefan Roese 		}
639a47a12beSStefan Roese 		break;
640a47a12beSStefan Roese 	case 0x2:
641a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
64248f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555) {
6436b44d9e5SShruti Kanetkar 			puts("256 KiB ");
6446b44d9e5SShruti Kanetkar 			/* set L2E=1, L2I=1, & L2BLKSZ=2 (256 KiBibyte) */
645a47a12beSStefan Roese 			cache_ctl = 0xc8000000;
646a47a12beSStefan Roese 		} else {
6476b44d9e5SShruti Kanetkar 			puts("512 KiB ");
648a47a12beSStefan Roese 			/* set L2E=1, L2I=1, & L2SRAM=0 */
649a47a12beSStefan Roese 			cache_ctl = 0xc0000000;
650a47a12beSStefan Roese 		}
651a47a12beSStefan Roese 		break;
652a47a12beSStefan Roese 	case 0x3:
6536b44d9e5SShruti Kanetkar 		puts("1024 KiB ");
654a47a12beSStefan Roese 		/* set L2E=1, L2I=1, & L2SRAM=0 */
655a47a12beSStefan Roese 		cache_ctl = 0xc0000000;
656a47a12beSStefan Roese 		break;
657a47a12beSStefan Roese 	}
658a47a12beSStefan Roese 
659a47a12beSStefan Roese 	if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
660a47a12beSStefan Roese 		puts("already enabled");
661888279b5SHaiying Wang #if defined(CONFIG_SYS_INIT_L2_ADDR) && defined(CONFIG_SYS_FLASH_BASE)
662e4c9a35dSKumar Gala 		u32 l2srbar = l2cache->l2srbar0;
663a47a12beSStefan Roese 		if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
664a47a12beSStefan Roese 				&& l2srbar >= CONFIG_SYS_FLASH_BASE) {
665a47a12beSStefan Roese 			l2srbar = CONFIG_SYS_INIT_L2_ADDR;
666a47a12beSStefan Roese 			l2cache->l2srbar0 = l2srbar;
6679a511bd6SScott Wood 			printf(", moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
668a47a12beSStefan Roese 		}
669a47a12beSStefan Roese #endif /* CONFIG_SYS_INIT_L2_ADDR */
670a47a12beSStefan Roese 		puts("\n");
671a47a12beSStefan Roese 	} else {
672a47a12beSStefan Roese 		asm("msync;isync");
673a47a12beSStefan Roese 		l2cache->l2ctl = cache_ctl; /* invalidate & enable */
674a47a12beSStefan Roese 		asm("msync;isync");
675a47a12beSStefan Roese 		puts("enabled\n");
676a47a12beSStefan Roese 	}
677a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
67848f6a5c3SYork Sun 	if (SVR_SOC_VER(svr) == SVR_P2040) {
679acf3f8daSKumar Gala 		puts("N/A\n");
680acf3f8daSKumar Gala 		goto skip_l2;
681acf3f8daSKumar Gala 	}
682acf3f8daSKumar Gala 
683a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
684a47a12beSStefan Roese 
685a47a12beSStefan Roese 	/* invalidate the L2 cache */
686a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
687a47a12beSStefan Roese 	while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
688a47a12beSStefan Roese 		;
689a47a12beSStefan Roese 
690a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
691a47a12beSStefan Roese 	/* set stash id to (coreID) * 2 + 32 + L2 (1) */
692a47a12beSStefan Roese 	mtspr(SPRN_L2CSR1, (32 + 1));
693a47a12beSStefan Roese #endif
694a47a12beSStefan Roese 
695a47a12beSStefan Roese 	/* enable the cache */
696a47a12beSStefan Roese 	mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
697a47a12beSStefan Roese 
698a47a12beSStefan Roese 	if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
699a47a12beSStefan Roese 		while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
700a47a12beSStefan Roese 			;
7012f848f97SShruti Kanetkar 		print_size((l2cfg0 & 0x3fff) * 64 * 1024, " enabled\n");
702a47a12beSStefan Roese 	}
703acf3f8daSKumar Gala 
704acf3f8daSKumar Gala skip_l2:
705e9827468SPrabhakar Kushwaha #elif defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
7066d2b9da1SYork Sun 	if (l2cache->l2csr0 & L2CSR0_L2E)
7072f848f97SShruti Kanetkar 		print_size((l2cache->l2cfg0 & 0x3fff) * 64 * 1024,
7082f848f97SShruti Kanetkar 			   " enabled\n");
7096d2b9da1SYork Sun 
7106d2b9da1SYork Sun 	enable_cluster_l2();
711a47a12beSStefan Roese #else
712a47a12beSStefan Roese 	puts("disabled\n");
713a47a12beSStefan Roese #endif
7146aba33e9SKumar Gala 
7157cb72723STang Yuantian 	return 0;
7167cb72723STang Yuantian }
7177cb72723STang Yuantian 
7187cb72723STang Yuantian /*
7197cb72723STang Yuantian  *
7207cb72723STang Yuantian  * The newer 8548, etc, parts have twice as much cache, but
7217cb72723STang Yuantian  * use the same bit-encoding as the older 8555, etc, parts.
7227cb72723STang Yuantian  *
7237cb72723STang Yuantian  */
cpu_init_r(void)7247cb72723STang Yuantian int cpu_init_r(void)
7257cb72723STang Yuantian {
7267cb72723STang Yuantian 	__maybe_unused u32 svr = get_svr();
7277cb72723STang Yuantian #ifdef CONFIG_SYS_LBC_LCRR
7287cb72723STang Yuantian 	fsl_lbc_t *lbc = (void __iomem *)LBC_BASE_ADDR;
7297cb72723STang Yuantian #endif
7307cb72723STang Yuantian #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
7317cb72723STang Yuantian 	extern int spin_table_compat;
7327cb72723STang Yuantian 	const char *spin;
7337cb72723STang Yuantian #endif
7347cb72723STang Yuantian #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
7357cb72723STang Yuantian 	ccsr_sec_t __iomem *sec = (void *)CONFIG_SYS_FSL_SEC_ADDR;
7367cb72723STang Yuantian #endif
7377cb72723STang Yuantian #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
7387cb72723STang Yuantian 	defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
7397cb72723STang Yuantian 	/*
7407cb72723STang Yuantian 	 * CPU22 and NMG_CPU_A011 share the same workaround.
7417cb72723STang Yuantian 	 * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
7427cb72723STang Yuantian 	 * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
7437cb72723STang Yuantian 	 * also applies to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1, both
7447cb72723STang Yuantian 	 * fixed in 2.0. NMG_CPU_A011 is activated by default and can
7457cb72723STang Yuantian 	 * be disabled by hwconfig with syntax:
7467cb72723STang Yuantian 	 *
7477cb72723STang Yuantian 	 * fsl_cpu_a011:disable
7487cb72723STang Yuantian 	 */
7497cb72723STang Yuantian 	extern int enable_cpu_a011_workaround;
7507cb72723STang Yuantian #ifdef CONFIG_SYS_P4080_ERRATUM_CPU22
7517cb72723STang Yuantian 	enable_cpu_a011_workaround = (SVR_MAJ(svr) < 3);
7527cb72723STang Yuantian #else
7537cb72723STang Yuantian 	char buffer[HWCONFIG_BUFFER_SIZE];
7547cb72723STang Yuantian 	char *buf = NULL;
7557cb72723STang Yuantian 	int n, res;
7567cb72723STang Yuantian 
757*00caae6dSSimon Glass 	n = env_get_f("hwconfig", buffer, sizeof(buffer));
7587cb72723STang Yuantian 	if (n > 0)
7597cb72723STang Yuantian 		buf = buffer;
7607cb72723STang Yuantian 
7617cb72723STang Yuantian 	res = hwconfig_arg_cmp_f("fsl_cpu_a011", "disable", buf);
7627cb72723STang Yuantian 	if (res > 0) {
7637cb72723STang Yuantian 		enable_cpu_a011_workaround = 0;
7647cb72723STang Yuantian 	} else {
7657cb72723STang Yuantian 		if (n >= HWCONFIG_BUFFER_SIZE) {
7667cb72723STang Yuantian 			printf("fsl_cpu_a011 was not found. hwconfig variable "
7677cb72723STang Yuantian 				"may be too long\n");
7687cb72723STang Yuantian 		}
7697cb72723STang Yuantian 		enable_cpu_a011_workaround =
7707cb72723STang Yuantian 			(SVR_SOC_VER(svr) == SVR_P4080 && SVR_MAJ(svr) < 3) ||
7717cb72723STang Yuantian 			(SVR_SOC_VER(svr) != SVR_P4080 && SVR_MAJ(svr) < 2);
7727cb72723STang Yuantian 	}
7737cb72723STang Yuantian #endif
7747cb72723STang Yuantian 	if (enable_cpu_a011_workaround) {
7757cb72723STang Yuantian 		flush_dcache();
7767cb72723STang Yuantian 		mtspr(L1CSR2, (mfspr(L1CSR2) | L1CSR2_DCWS));
7777cb72723STang Yuantian 		sync();
7787cb72723STang Yuantian 	}
7797cb72723STang Yuantian #endif
78006ad970bSDarwin Dingel 
78106ad970bSDarwin Dingel #ifdef CONFIG_SYS_FSL_ERRATUM_A007907
78206ad970bSDarwin Dingel 	flush_dcache();
78306ad970bSDarwin Dingel 	mtspr(L1CSR2, (mfspr(L1CSR2) & ~L1CSR2_DCSTASHID));
78406ad970bSDarwin Dingel 	sync();
78506ad970bSDarwin Dingel #endif
78606ad970bSDarwin Dingel 
7877cb72723STang Yuantian #ifdef CONFIG_SYS_FSL_ERRATUM_A005812
7887cb72723STang Yuantian 	/*
7897cb72723STang Yuantian 	 * A-005812 workaround sets bit 32 of SPR 976 for SoCs running
7907cb72723STang Yuantian 	 * in write shadow mode. Checking DCWS before setting SPR 976.
7917cb72723STang Yuantian 	 */
7927cb72723STang Yuantian 	if (mfspr(L1CSR2) & L1CSR2_DCWS)
7937cb72723STang Yuantian 		mtspr(SPRN_HDBCR0, (mfspr(SPRN_HDBCR0) | 0x80000000));
7947cb72723STang Yuantian #endif
7957cb72723STang Yuantian 
7967cb72723STang Yuantian #if defined(CONFIG_PPC_SPINTABLE_COMPATIBLE) && defined(CONFIG_MP)
797*00caae6dSSimon Glass 	spin = env_get("spin_table_compat");
7987cb72723STang Yuantian 	if (spin && (*spin == 'n'))
7997cb72723STang Yuantian 		spin_table_compat = 0;
8007cb72723STang Yuantian 	else
8017cb72723STang Yuantian 		spin_table_compat = 1;
8027cb72723STang Yuantian #endif
8037cb72723STang Yuantian 
8042c0d6971SPrabhakar Kushwaha #ifdef CONFIG_FSL_CORENET
8052c0d6971SPrabhakar Kushwaha 	set_liodns();
8062c0d6971SPrabhakar Kushwaha #ifdef CONFIG_SYS_DPAA_QBMAN
8072c0d6971SPrabhakar Kushwaha 	setup_portals();
8082c0d6971SPrabhakar Kushwaha #endif
8092c0d6971SPrabhakar Kushwaha #endif
8102c0d6971SPrabhakar Kushwaha 
8117cb72723STang Yuantian 	l2cache_init();
812fb4a2409SAneesh Bansal #if defined(CONFIG_RAMBOOT_PBL)
813fb4a2409SAneesh Bansal 	disable_cpc_sram();
814fb4a2409SAneesh Bansal #endif
8156aba33e9SKumar Gala 	enable_cpc();
816377ffcfaSSandeep Singh #if defined(T1040_TDM_QUIRK_CCSR_BASE)
817377ffcfaSSandeep Singh 	enable_tdm_law();
818377ffcfaSSandeep Singh #endif
8196aba33e9SKumar Gala 
820cb93071bSYork Sun #ifndef CONFIG_SYS_FSL_NO_SERDES
821af025065SKumar Gala 	/* needs to be in ram since code uses global static vars */
822af025065SKumar Gala 	fsl_serdes_init();
823cb93071bSYork Sun #endif
824af025065SKumar Gala 
825424bf942SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_SEC_A003571
826424bf942SShengzhou Liu #define MCFGR_AXIPIPE 0x000000f0
827424bf942SShengzhou Liu 	if (IS_SVR_REV(svr, 1, 0))
828028dbb8dSRuchika Gupta 		sec_clrbits32(&sec->mcfgr, MCFGR_AXIPIPE);
829424bf942SShengzhou Liu #endif
830424bf942SShengzhou Liu 
83172bd83cdSShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A005871
83272bd83cdSShengzhou Liu 	if (IS_SVR_REV(svr, 1, 0)) {
83372bd83cdSShengzhou Liu 		int i;
83472bd83cdSShengzhou Liu 		__be32 *p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb004c;
83572bd83cdSShengzhou Liu 
83672bd83cdSShengzhou Liu 		for (i = 0; i < 12; i++) {
83772bd83cdSShengzhou Liu 			p += i + (i > 5 ? 11 : 0);
83872bd83cdSShengzhou Liu 			out_be32(p, 0x2);
83972bd83cdSShengzhou Liu 		}
84072bd83cdSShengzhou Liu 		p = (void __iomem *)CONFIG_SYS_DCSRBAR + 0xb0108;
84172bd83cdSShengzhou Liu 		out_be32(p, 0x34);
84272bd83cdSShengzhou Liu 	}
84372bd83cdSShengzhou Liu #endif
84472bd83cdSShengzhou Liu 
845a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
846a09b9b68SKumar Gala 	srio_init();
847c8b28152SLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
848*00caae6dSSimon Glass 	char *s = env_get("bootmaster");
849ff65f126SLiu Gang 	if (s) {
850ff65f126SLiu Gang 		if (!strcmp(s, "SRIO1")) {
851ff65f126SLiu Gang 			srio_boot_master(1);
852ff65f126SLiu Gang 			srio_boot_master_release_slave(1);
853ff65f126SLiu Gang 		}
854ff65f126SLiu Gang 		if (!strcmp(s, "SRIO2")) {
855ff65f126SLiu Gang 			srio_boot_master(2);
856ff65f126SLiu Gang 			srio_boot_master_release_slave(2);
857ff65f126SLiu Gang 		}
858ff65f126SLiu Gang 	}
8595ffa88ecSLiu Gang #endif
860a09b9b68SKumar Gala #endif
861a09b9b68SKumar Gala 
862a47a12beSStefan Roese #if defined(CONFIG_MP)
863a47a12beSStefan Roese 	setup_mp();
864a47a12beSStefan Roese #endif
8653f0202edSLan Chunhe 
8664e0be34aSZang Roy-R61911 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC13
867ae026ffdSRoy Zang 	{
8684e0be34aSZang Roy-R61911 		if (SVR_MAJ(svr) < 3) {
869ae026ffdSRoy Zang 			void *p;
870ae026ffdSRoy Zang 			p = (void *)CONFIG_SYS_DCSRBAR + 0x20520;
871ae026ffdSRoy Zang 			setbits_be32(p, 1 << (31 - 14));
872ae026ffdSRoy Zang 		}
8734e0be34aSZang Roy-R61911 	}
874ae026ffdSRoy Zang #endif
875ae026ffdSRoy Zang 
8763f0202edSLan Chunhe #ifdef CONFIG_SYS_LBC_LCRR
8773f0202edSLan Chunhe 	/*
8783f0202edSLan Chunhe 	 * Modify the CLKDIV field of LCRR register to improve the writing
8793f0202edSLan Chunhe 	 * speed for NOR flash.
8803f0202edSLan Chunhe 	 */
8813f0202edSLan Chunhe 	clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
8823f0202edSLan Chunhe 	__raw_readl(&lbc->lcrr);
8833f0202edSLan Chunhe 	isync();
8842b3a1cddSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_LBC103
8852b3a1cddSKumar Gala 	udelay(100);
8862b3a1cddSKumar Gala #endif
8873f0202edSLan Chunhe #endif
8883f0202edSLan Chunhe 
88986221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB1_PHY_ENABLE
89086221f09SRoy Zang 	{
8919dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy1 =
89286221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
8939c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
8949c641a87SSuresh Gupta 		if (has_erratum_a006261())
8959c641a87SSuresh Gupta 			fsl_erratum_a006261_workaround(usb_phy1);
8969c641a87SSuresh Gupta #endif
89786221f09SRoy Zang 		out_be32(&usb_phy1->usb_enable_override,
89886221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
89986221f09SRoy Zang 	}
90086221f09SRoy Zang #endif
90186221f09SRoy Zang #ifdef CONFIG_SYS_FSL_USB2_PHY_ENABLE
90286221f09SRoy Zang 	{
9039dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy2 =
90486221f09SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB2_PHY_ADDR;
9059c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
9069c641a87SSuresh Gupta 		if (has_erratum_a006261())
9079c641a87SSuresh Gupta 			fsl_erratum_a006261_workaround(usb_phy2);
9089c641a87SSuresh Gupta #endif
90986221f09SRoy Zang 		out_be32(&usb_phy2->usb_enable_override,
91086221f09SRoy Zang 				CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE);
91186221f09SRoy Zang 	}
91286221f09SRoy Zang #endif
91386221f09SRoy Zang 
91499d7b0a4SXulei #ifdef CONFIG_SYS_FSL_ERRATUM_USB14
91599d7b0a4SXulei 	/* On P204x/P304x/P50x0 Rev1.0, USB transmit will result internal
91699d7b0a4SXulei 	 * multi-bit ECC errors which has impact on performance, so software
91799d7b0a4SXulei 	 * should disable all ECC reporting from USB1 and USB2.
91899d7b0a4SXulei 	 */
91999d7b0a4SXulei 	if (IS_SVR_REV(get_svr(), 1, 0)) {
92099d7b0a4SXulei 		struct dcsr_dcfg_regs *dcfg = (struct dcsr_dcfg_regs *)
92199d7b0a4SXulei 			(CONFIG_SYS_DCSRBAR + CONFIG_SYS_DCSR_DCFG_OFFSET);
92299d7b0a4SXulei 		setbits_be32(&dcfg->ecccr1,
92399d7b0a4SXulei 				(DCSR_DCFG_ECC_DISABLE_USB1 |
92499d7b0a4SXulei 				 DCSR_DCFG_ECC_DISABLE_USB2));
92599d7b0a4SXulei 	}
92699d7b0a4SXulei #endif
92799d7b0a4SXulei 
9283fa75c87SRoy Zang #if defined(CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE)
9299dee205dSramneek mehresh 		struct ccsr_usb_phy __iomem *usb_phy =
9303fa75c87SRoy Zang 			(void *)CONFIG_SYS_MPC85xx_USB1_PHY_ADDR;
9313fa75c87SRoy Zang 		setbits_be32(&usb_phy->pllprg[1],
9323fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PHY2_CLK_EN |
9333fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PHY1_CLK_EN |
9343fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_MFI |
9353fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PLLPRG2_PLL_EN);
936d1c561cdSNikhil Badola #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
937d1c561cdSNikhil Badola 		usb_single_source_clk_configure(usb_phy);
938d1c561cdSNikhil Badola #endif
9393fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.ctrl,
9403fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
9413fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.drvvbuscfg,
9423fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
9433fa75c87SRoy Zang 		setbits_be32(&usb_phy->port1.pwrfltcfg,
9443fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
9453fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.ctrl,
9463fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_CTRL_PHY_EN);
9473fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.drvvbuscfg,
9483fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_DRVVBUS_CR_EN);
9493fa75c87SRoy Zang 		setbits_be32(&usb_phy->port2.pwrfltcfg,
9503fa75c87SRoy Zang 			     CONFIG_SYS_FSL_USB_PWRFLT_CR_EN);
9519c641a87SSuresh Gupta 
9529c641a87SSuresh Gupta #ifdef CONFIG_SYS_FSL_ERRATUM_A006261
9539c641a87SSuresh Gupta 		if (has_erratum_a006261())
9549c641a87SSuresh Gupta 			fsl_erratum_a006261_workaround(usb_phy);
9553fa75c87SRoy Zang #endif
9563fa75c87SRoy Zang 
9579c641a87SSuresh Gupta #endif /* CONFIG_SYS_FSL_USB_DUAL_PHY_ENABLE */
9589c641a87SSuresh Gupta 
95902fb2761SShengzhou Liu #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
96002fb2761SShengzhou Liu 	erratum_a009942_check_cpo();
96102fb2761SShengzhou Liu #endif
96202fb2761SShengzhou Liu 
963c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET
964c916d7c9SKumar Gala 	fman_enet_init();
965c916d7c9SKumar Gala #endif
966c916d7c9SKumar Gala 
967f698e9f3SAneesh Bansal #if defined(CONFIG_SECURE_BOOT) && defined(CONFIG_FSL_CORENET)
968f698e9f3SAneesh Bansal 	if (pamu_init() < 0)
969f698e9f3SAneesh Bansal 		fsl_secboot_handle_error(ERROR_ESBC_PAMU_INIT);
970f698e9f3SAneesh Bansal #endif
971f698e9f3SAneesh Bansal 
972b9eebfadSRuchika Gupta #ifdef CONFIG_FSL_CAAM
973b9eebfadSRuchika Gupta 	sec_init();
97476394c9cSAlex Porosanu 
9754fd64746SYork Sun #if defined(CONFIG_ARCH_C29X)
97676394c9cSAlex Porosanu 	if ((SVR_SOC_VER(svr) == SVR_C292) ||
97776394c9cSAlex Porosanu 	    (SVR_SOC_VER(svr) == SVR_C293))
97876394c9cSAlex Porosanu 		sec_init_idx(1);
97976394c9cSAlex Porosanu 
98076394c9cSAlex Porosanu 	if (SVR_SOC_VER(svr) == SVR_C293)
98176394c9cSAlex Porosanu 		sec_init_idx(2);
98276394c9cSAlex Porosanu #endif
983b9eebfadSRuchika Gupta #endif
984b9eebfadSRuchika Gupta 
98563659ff3SYork Sun #if defined(CONFIG_FSL_SATA_V2) && defined(CONFIG_SYS_FSL_ERRATUM_SATA_A001)
986fbc20aabSTimur Tabi 	/*
987fbc20aabSTimur Tabi 	 * For P1022/1013 Rev1.0 silicon, after power on SATA host
988fbc20aabSTimur Tabi 	 * controller is configured in legacy mode instead of the
989fbc20aabSTimur Tabi 	 * expected enterprise mode. Software needs to clear bit[28]
990fbc20aabSTimur Tabi 	 * of HControl register to change to enterprise mode from
991fbc20aabSTimur Tabi 	 * legacy mode.  We assume that the controller is offline.
992fbc20aabSTimur Tabi 	 */
993fbc20aabSTimur Tabi 	if (IS_SVR_REV(svr, 1, 0) &&
994fbc20aabSTimur Tabi 	    ((SVR_SOC_VER(svr) == SVR_P1022) ||
99548f6a5c3SYork Sun 	     (SVR_SOC_VER(svr) == SVR_P1013))) {
996fbc20aabSTimur Tabi 		fsl_sata_reg_t *reg;
997fbc20aabSTimur Tabi 
998fbc20aabSTimur Tabi 		/* first SATA controller */
999fbc20aabSTimur Tabi 		reg = (void *)CONFIG_SYS_MPC85xx_SATA1_ADDR;
1000fbc20aabSTimur Tabi 		clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1001fbc20aabSTimur Tabi 
1002fbc20aabSTimur Tabi 		/* second SATA controller */
1003fbc20aabSTimur Tabi 		reg = (void *)CONFIG_SYS_MPC85xx_SATA2_ADDR;
1004fbc20aabSTimur Tabi 		clrbits_le32(&reg->hcontrol, HCONTROL_ENTERPRISE_EN);
1005fbc20aabSTimur Tabi 	}
1006fbc20aabSTimur Tabi #endif
1007fbc20aabSTimur Tabi 
1008f13c9156SAlexander Graf 	init_used_tlb_cams();
1009fbc20aabSTimur Tabi 
1010a47a12beSStefan Roese 	return 0;
1011a47a12beSStefan Roese }
1012a47a12beSStefan Roese 
arch_preboot_os(void)1013a47a12beSStefan Roese void arch_preboot_os(void)
1014a47a12beSStefan Roese {
1015a47a12beSStefan Roese 	u32 msr;
1016a47a12beSStefan Roese 
1017a47a12beSStefan Roese 	/*
1018a47a12beSStefan Roese 	 * We are changing interrupt offsets and are about to boot the OS so
1019a47a12beSStefan Roese 	 * we need to make sure we disable all async interrupts. EE is already
1020a47a12beSStefan Roese 	 * disabled by the time we get called.
1021a47a12beSStefan Roese 	 */
1022a47a12beSStefan Roese 	msr = mfmsr();
10235344f7a2SPrabhakar Kushwaha 	msr &= ~(MSR_ME|MSR_CE);
1024a47a12beSStefan Roese 	mtmsr(msr);
1025a47a12beSStefan Roese }
1026f54fe87aSKumar Gala 
102710e40d54SSimon Glass #if defined(CONFIG_SATA) && defined(CONFIG_FSL_SATA)
sata_initialize(void)1028f54fe87aSKumar Gala int sata_initialize(void)
1029f54fe87aSKumar Gala {
1030f54fe87aSKumar Gala 	if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
1031f54fe87aSKumar Gala 		return __sata_initialize();
1032f54fe87aSKumar Gala 
1033f54fe87aSKumar Gala 	return 1;
1034f54fe87aSKumar Gala }
1035f54fe87aSKumar Gala #endif
1036f9a33f1cSKumar Gala 
cpu_secondary_init_r(void)1037f9a33f1cSKumar Gala void cpu_secondary_init_r(void)
1038f9a33f1cSKumar Gala {
10392a44efebSZhao Qiang #ifdef CONFIG_U_QE
10402a44efebSZhao Qiang 	uint qe_base = CONFIG_SYS_IMMR + 0x00140000; /* QE immr base */
10412a44efebSZhao Qiang #elif defined CONFIG_QE
1042f9a33f1cSKumar Gala 	uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
10432a44efebSZhao Qiang #endif
10442a44efebSZhao Qiang 
10452a44efebSZhao Qiang #ifdef CONFIG_QE
1046f9a33f1cSKumar Gala 	qe_init(qe_base);
1047f9a33f1cSKumar Gala 	qe_reset();
1048f9a33f1cSKumar Gala #endif
1049f9a33f1cSKumar Gala }
1050d0a6d7ceSAneesh Bansal 
1051d0a6d7ceSAneesh Bansal #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)1052d0a6d7ceSAneesh Bansal int board_late_init(void)
1053d0a6d7ceSAneesh Bansal {
1054d0a6d7ceSAneesh Bansal #ifdef CONFIG_CHAIN_OF_TRUST
1055d0a6d7ceSAneesh Bansal 	fsl_setenv_chain_of_trust();
1056d0a6d7ceSAneesh Bansal #endif
1057d0a6d7ceSAneesh Bansal 
1058d0a6d7ceSAneesh Bansal 	return 0;
1059d0a6d7ceSAneesh Bansal }
1060d0a6d7ceSAneesh Bansal #endif
1061