xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu.c (revision c97cd1ba480482e220c5dcef0cd751d21a1bf74e)
1a47a12beSStefan Roese /*
2beba93edSDipen Dudhat  * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  * (C) Copyright 2002, 2003 Motorola Inc.
4a47a12beSStefan Roese  * Xianghua Xiao (X.Xiao@motorola.com)
5a47a12beSStefan Roese  *
6a47a12beSStefan Roese  * (C) Copyright 2000
7a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8a47a12beSStefan Roese  *
9a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
10a47a12beSStefan Roese  * project.
11a47a12beSStefan Roese  *
12a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
13a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
14a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
15a47a12beSStefan Roese  * the License, or (at your option) any later version.
16a47a12beSStefan Roese  *
17a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
18a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20a47a12beSStefan Roese  * GNU General Public License for more details.
21a47a12beSStefan Roese  *
22a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
23a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
24a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25a47a12beSStefan Roese  * MA 02111-1307 USA
26a47a12beSStefan Roese  */
27a47a12beSStefan Roese 
28a47a12beSStefan Roese #include <config.h>
29a47a12beSStefan Roese #include <common.h>
30a47a12beSStefan Roese #include <watchdog.h>
31a47a12beSStefan Roese #include <command.h>
32a47a12beSStefan Roese #include <fsl_esdhc.h>
33a47a12beSStefan Roese #include <asm/cache.h>
34a47a12beSStefan Roese #include <asm/io.h>
35199e262eSBecky Bruce #include <asm/mmu.h>
36d789b5f5SDipen Dudhat #include <asm/fsl_ifc.h>
37199e262eSBecky Bruce #include <asm/fsl_law.h>
3838dba0c2SBecky Bruce #include <asm/fsl_lbc.h>
39ebbe11ddSYork Sun #include <post.h>
40ebbe11ddSYork Sun #include <asm/processor.h>
41ebbe11ddSYork Sun #include <asm/fsl_ddr_sdram.h>
42a47a12beSStefan Roese 
43a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
44a47a12beSStefan Roese 
45c18de0d7SIra W. Snyder /*
46c18de0d7SIra W. Snyder  * Default board reset function
47c18de0d7SIra W. Snyder  */
48c18de0d7SIra W. Snyder static void
49c18de0d7SIra W. Snyder __board_reset(void)
50c18de0d7SIra W. Snyder {
51c18de0d7SIra W. Snyder 	/* Do nothing */
52c18de0d7SIra W. Snyder }
53c18de0d7SIra W. Snyder void board_reset(void) __attribute__((weak, alias("__board_reset")));
54c18de0d7SIra W. Snyder 
55a47a12beSStefan Roese int checkcpu (void)
56a47a12beSStefan Roese {
57a47a12beSStefan Roese 	sys_info_t sysinfo;
58a47a12beSStefan Roese 	uint pvr, svr;
59a47a12beSStefan Roese 	uint ver;
60a47a12beSStefan Roese 	uint major, minor;
61a47a12beSStefan Roese 	struct cpu_type *cpu;
62a47a12beSStefan Roese 	char buf1[32], buf2[32];
6398ffa190SYork Sun #if (defined(CONFIG_DDR_CLK_FREQ) || \
6498ffa190SYork Sun 	defined(CONFIG_FSL_CORENET)) && !defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
65a47a12beSStefan Roese 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
669ce3c228SKumar Gala #endif /* CONFIG_FSL_CORENET */
6798ffa190SYork Sun 
6898ffa190SYork Sun 	/*
6998ffa190SYork Sun 	 * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
7098ffa190SYork Sun 	 * mode. Previous platform use ddr ratio to do the same. This
7198ffa190SYork Sun 	 * information is only for display here.
7298ffa190SYork Sun 	 */
7398ffa190SYork Sun #ifdef CONFIG_FSL_CORENET
7498ffa190SYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
7598ffa190SYork Sun 	u32 ddr_sync = 0;	/* only async mode is supported */
7698ffa190SYork Sun #else
7798ffa190SYork Sun 	u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
7898ffa190SYork Sun 		>> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
7998ffa190SYork Sun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
8098ffa190SYork Sun #else	/* CONFIG_FSL_CORENET */
81ab48ca1aSSrikanth Srinivasan #ifdef CONFIG_DDR_CLK_FREQ
82ab48ca1aSSrikanth Srinivasan 	u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
83ab48ca1aSSrikanth Srinivasan 		>> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
84ab48ca1aSSrikanth Srinivasan #else
85a47a12beSStefan Roese 	u32 ddr_ratio = 0;
86a47a12beSStefan Roese #endif /* CONFIG_DDR_CLK_FREQ */
8798ffa190SYork Sun #endif /* CONFIG_FSL_CORENET */
8898ffa190SYork Sun 
89fbb9ecf7STimur Tabi 	unsigned int i, core, nr_cores = cpu_numcores();
90fbb9ecf7STimur Tabi 	u32 mask = cpu_mask();
91a47a12beSStefan Roese 
92a47a12beSStefan Roese 	svr = get_svr();
93a47a12beSStefan Roese 	major = SVR_MAJ(svr);
94a47a12beSStefan Roese 	minor = SVR_MIN(svr);
95a47a12beSStefan Roese 
96a47a12beSStefan Roese 	if (cpu_numcores() > 1) {
97a47a12beSStefan Roese #ifndef CONFIG_MP
98a47a12beSStefan Roese 		puts("Unicore software on multiprocessor system!!\n"
99a47a12beSStefan Roese 		     "To enable mutlticore build define CONFIG_MP\n");
100a47a12beSStefan Roese #endif
101680c613aSKim Phillips 		volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
102a47a12beSStefan Roese 		printf("CPU%d:  ", pic->whoami);
103a47a12beSStefan Roese 	} else {
104a47a12beSStefan Roese 		puts("CPU:   ");
105a47a12beSStefan Roese 	}
106a47a12beSStefan Roese 
107a47a12beSStefan Roese 	cpu = gd->cpu;
108a47a12beSStefan Roese 
109a47a12beSStefan Roese 	puts(cpu->name);
110a47a12beSStefan Roese 	if (IS_E_PROCESSOR(svr))
111a47a12beSStefan Roese 		puts("E");
112a47a12beSStefan Roese 
113a47a12beSStefan Roese 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
114a47a12beSStefan Roese 
115a47a12beSStefan Roese 	pvr = get_pvr();
116a47a12beSStefan Roese 	ver = PVR_VER(pvr);
117a47a12beSStefan Roese 	major = PVR_MAJ(pvr);
118a47a12beSStefan Roese 	minor = PVR_MIN(pvr);
119a47a12beSStefan Roese 
120a47a12beSStefan Roese 	printf("Core:  ");
1218992738dSKumar Gala 	switch(ver) {
1228992738dSKumar Gala 	case PVR_VER_E500_V1:
1238992738dSKumar Gala 	case PVR_VER_E500_V2:
124a47a12beSStefan Roese 		puts("E500");
125a47a12beSStefan Roese 		break;
1268992738dSKumar Gala 	case PVR_VER_E500MC:
1272a3a96caSKumar Gala 		puts("E500MC");
1282a3a96caSKumar Gala 		break;
1298992738dSKumar Gala 	case PVR_VER_E5500:
1302a3a96caSKumar Gala 		puts("E5500");
1312a3a96caSKumar Gala 		break;
1325b6b85aeSKumar Gala 	case PVR_VER_E6500:
1335b6b85aeSKumar Gala 		puts("E6500");
1345b6b85aeSKumar Gala 		break;
135a47a12beSStefan Roese 	default:
136a47a12beSStefan Roese 		puts("Unknown");
137a47a12beSStefan Roese 		break;
138a47a12beSStefan Roese 	}
139a47a12beSStefan Roese 
140a47a12beSStefan Roese 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
141a47a12beSStefan Roese 
1422f1712b2SYork Sun 	if (nr_cores > CONFIG_MAX_CPUS) {
1432f1712b2SYork Sun 		panic("\nUnexpected number of cores: %d, max is %d\n",
1442f1712b2SYork Sun 			nr_cores, CONFIG_MAX_CPUS);
1452f1712b2SYork Sun 	}
1462f1712b2SYork Sun 
147a47a12beSStefan Roese 	get_sys_info(&sysinfo);
148a47a12beSStefan Roese 
149a47a12beSStefan Roese 	puts("Clock Configuration:");
150fbb9ecf7STimur Tabi 	for_each_cpu(i, core, nr_cores, mask) {
151a47a12beSStefan Roese 		if (!(i & 3))
152a47a12beSStefan Roese 			printf ("\n       ");
153fbb9ecf7STimur Tabi 		printf("CPU%d:%-4s MHz, ", core,
154fbb9ecf7STimur Tabi 			strmhz(buf1, sysinfo.freqProcessor[core]));
155a47a12beSStefan Roese 	}
156a47a12beSStefan Roese 	printf("\n       CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
157a47a12beSStefan Roese 
158a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
159a47a12beSStefan Roese 	if (ddr_sync == 1) {
160a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
161a47a12beSStefan Roese 			"(Synchronous), ",
162a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
163a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
164a47a12beSStefan Roese 	} else {
165a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
166a47a12beSStefan Roese 			"(Asynchronous), ",
167a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
168a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
169a47a12beSStefan Roese 	}
170a47a12beSStefan Roese #else
171a47a12beSStefan Roese 	switch (ddr_ratio) {
172a47a12beSStefan Roese 	case 0x0:
173a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate), ",
174a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
175a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
176a47a12beSStefan Roese 		break;
177a47a12beSStefan Roese 	case 0x7:
178a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
179a47a12beSStefan Roese 			"(Synchronous), ",
180a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
181a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
182a47a12beSStefan Roese 		break;
183a47a12beSStefan Roese 	default:
184a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
185a47a12beSStefan Roese 			"(Asynchronous), ",
186a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
187a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
188a47a12beSStefan Roese 		break;
189a47a12beSStefan Roese 	}
190a47a12beSStefan Roese #endif
191a47a12beSStefan Roese 
192beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC)
193a47a12beSStefan Roese 	if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
194a47a12beSStefan Roese 		printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
195a47a12beSStefan Roese 	} else {
196a47a12beSStefan Roese 		printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
197a47a12beSStefan Roese 		       sysinfo.freqLocalBus);
198a47a12beSStefan Roese 	}
199beba93edSDipen Dudhat #endif
200a47a12beSStefan Roese 
201800c73c4SKumar Gala #if defined(CONFIG_FSL_IFC)
202800c73c4SKumar Gala 	printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
203800c73c4SKumar Gala #endif
204800c73c4SKumar Gala 
205a47a12beSStefan Roese #ifdef CONFIG_CPM2
206a47a12beSStefan Roese 	printf("CPM:   %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
207a47a12beSStefan Roese #endif
208a47a12beSStefan Roese 
209a47a12beSStefan Roese #ifdef CONFIG_QE
210a47a12beSStefan Roese 	printf("       QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
211a47a12beSStefan Roese #endif
212a47a12beSStefan Roese 
213a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_FMAN
214a47a12beSStefan Roese 	for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
2157eda1f8eSEmil Medve 		printf("       FMAN%d: %s MHz\n", i + 1,
216a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqFMan[i]));
217a47a12beSStefan Roese 	}
218a47a12beSStefan Roese #endif
219a47a12beSStefan Roese 
220990e1a8cSHaiying Wang #ifdef CONFIG_SYS_DPAA_QBMAN
221990e1a8cSHaiying Wang 	printf("       QMAN:  %s MHz\n", strmhz(buf1, sysinfo.freqQMAN));
222990e1a8cSHaiying Wang #endif
223990e1a8cSHaiying Wang 
224a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
225a47a12beSStefan Roese 	printf("       PME:   %s MHz\n", strmhz(buf1, sysinfo.freqPME));
226a47a12beSStefan Roese #endif
227a47a12beSStefan Roese 
228a47a12beSStefan Roese 	puts("L1:    D-cache 32 kB enabled\n       I-cache 32 kB enabled\n");
229a47a12beSStefan Roese 
230a47a12beSStefan Roese 	return 0;
231a47a12beSStefan Roese }
232a47a12beSStefan Roese 
233a47a12beSStefan Roese 
234a47a12beSStefan Roese /* ------------------------------------------------------------------------- */
235a47a12beSStefan Roese 
236882b7d72SMike Frysinger int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
237a47a12beSStefan Roese {
238a47a12beSStefan Roese /* Everything after the first generation of PQ3 parts has RSTCR */
239a47a12beSStefan Roese #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
240a47a12beSStefan Roese     defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
241a47a12beSStefan Roese 	unsigned long val, msr;
242a47a12beSStefan Roese 
243a47a12beSStefan Roese 	/*
244a47a12beSStefan Roese 	 * Initiate hard reset in debug control register DBCR0
245a47a12beSStefan Roese 	 * Make sure MSR[DE] = 1.  This only resets the core.
246a47a12beSStefan Roese 	 */
247a47a12beSStefan Roese 	msr = mfmsr ();
248a47a12beSStefan Roese 	msr |= MSR_DE;
249a47a12beSStefan Roese 	mtmsr (msr);
250a47a12beSStefan Roese 
251a47a12beSStefan Roese 	val = mfspr(DBCR0);
252a47a12beSStefan Roese 	val |= 0x70000000;
253a47a12beSStefan Roese 	mtspr(DBCR0,val);
254a47a12beSStefan Roese #else
255a47a12beSStefan Roese 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
256c18de0d7SIra W. Snyder 
257c18de0d7SIra W. Snyder 	/* Attempt board-specific reset */
258c18de0d7SIra W. Snyder 	board_reset();
259c18de0d7SIra W. Snyder 
260c18de0d7SIra W. Snyder 	/* Next try asserting HRESET_REQ */
261c18de0d7SIra W. Snyder 	out_be32(&gur->rstcr, 0x2);
262a47a12beSStefan Roese 	udelay(100);
263a47a12beSStefan Roese #endif
264a47a12beSStefan Roese 
265a47a12beSStefan Roese 	return 1;
266a47a12beSStefan Roese }
267a47a12beSStefan Roese 
268a47a12beSStefan Roese 
269a47a12beSStefan Roese /*
270a47a12beSStefan Roese  * Get timebase clock frequency
271a47a12beSStefan Roese  */
27266412c63SKumar Gala #ifndef CONFIG_SYS_FSL_TBCLK_DIV
27366412c63SKumar Gala #define CONFIG_SYS_FSL_TBCLK_DIV 8
27466412c63SKumar Gala #endif
275a47a12beSStefan Roese unsigned long get_tbclk (void)
276a47a12beSStefan Roese {
27766412c63SKumar Gala 	unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
27866412c63SKumar Gala 
27966412c63SKumar Gala 	return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
280a47a12beSStefan Roese }
281a47a12beSStefan Roese 
282a47a12beSStefan Roese 
283a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG)
284a47a12beSStefan Roese void
285a47a12beSStefan Roese watchdog_reset(void)
286a47a12beSStefan Roese {
287a47a12beSStefan Roese 	int re_enable = disable_interrupts();
288a47a12beSStefan Roese 	reset_85xx_watchdog();
289a47a12beSStefan Roese 	if (re_enable) enable_interrupts();
290a47a12beSStefan Roese }
291a47a12beSStefan Roese 
292a47a12beSStefan Roese void
293a47a12beSStefan Roese reset_85xx_watchdog(void)
294a47a12beSStefan Roese {
295a47a12beSStefan Roese 	/*
296a47a12beSStefan Roese 	 * Clear TSR(WIS) bit by writing 1
297a47a12beSStefan Roese 	 */
298320d53daSMark Marshall 	mtspr(SPRN_TSR, TSR_WIS);
299a47a12beSStefan Roese }
300a47a12beSStefan Roese #endif	/* CONFIG_WATCHDOG */
301a47a12beSStefan Roese 
302a47a12beSStefan Roese /*
303a47a12beSStefan Roese  * Initializes on-chip MMC controllers.
304a47a12beSStefan Roese  * to override, implement board_mmc_init()
305a47a12beSStefan Roese  */
306a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis)
307a47a12beSStefan Roese {
308a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
309a47a12beSStefan Roese 	return fsl_esdhc_mmc_init(bis);
310a47a12beSStefan Roese #else
311a47a12beSStefan Roese 	return 0;
312a47a12beSStefan Roese #endif
313a47a12beSStefan Roese }
314199e262eSBecky Bruce 
315199e262eSBecky Bruce /*
316199e262eSBecky Bruce  * Print out the state of various machine registers.
317d789b5f5SDipen Dudhat  * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
318d789b5f5SDipen Dudhat  * parameters for IFC and TLBs
319199e262eSBecky Bruce  */
320199e262eSBecky Bruce void mpc85xx_reginfo(void)
321199e262eSBecky Bruce {
322199e262eSBecky Bruce 	print_tlbcam();
323199e262eSBecky Bruce 	print_laws();
324beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC)
325199e262eSBecky Bruce 	print_lbc_regs();
326beba93edSDipen Dudhat #endif
327d789b5f5SDipen Dudhat #ifdef CONFIG_FSL_IFC
328d789b5f5SDipen Dudhat 	print_ifc_regs();
329d789b5f5SDipen Dudhat #endif
330beba93edSDipen Dudhat 
331199e262eSBecky Bruce }
332ebbe11ddSYork Sun 
33338dba0c2SBecky Bruce /* Common ddr init for non-corenet fsl 85xx platforms */
33438dba0c2SBecky Bruce #ifndef CONFIG_FSL_CORENET
335*c97cd1baSScott Wood #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
336*c97cd1baSScott Wood 	!defined(CONFIG_SYS_INIT_L2_ADDR)
337c1fc2d4fSZhao Chenhui phys_size_t initdram(int board_type)
338c1fc2d4fSZhao Chenhui {
339c1fc2d4fSZhao Chenhui #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
340c1fc2d4fSZhao Chenhui 	return fsl_ddr_sdram_size();
341c1fc2d4fSZhao Chenhui #else
342c1fc2d4fSZhao Chenhui 	return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
343c1fc2d4fSZhao Chenhui #endif
344c1fc2d4fSZhao Chenhui }
345c1fc2d4fSZhao Chenhui #else /* CONFIG_SYS_RAMBOOT */
34638dba0c2SBecky Bruce phys_size_t initdram(int board_type)
34738dba0c2SBecky Bruce {
34838dba0c2SBecky Bruce 	phys_size_t dram_size = 0;
34938dba0c2SBecky Bruce 
350810c4427SBecky Bruce #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
35138dba0c2SBecky Bruce 	{
35238dba0c2SBecky Bruce 		ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
35338dba0c2SBecky Bruce 		unsigned int x = 10;
35438dba0c2SBecky Bruce 		unsigned int i;
35538dba0c2SBecky Bruce 
35638dba0c2SBecky Bruce 		/*
35738dba0c2SBecky Bruce 		 * Work around to stabilize DDR DLL
35838dba0c2SBecky Bruce 		 */
35938dba0c2SBecky Bruce 		out_be32(&gur->ddrdllcr, 0x81000000);
36038dba0c2SBecky Bruce 		asm("sync;isync;msync");
36138dba0c2SBecky Bruce 		udelay(200);
36238dba0c2SBecky Bruce 		while (in_be32(&gur->ddrdllcr) != 0x81000100) {
36338dba0c2SBecky Bruce 			setbits_be32(&gur->devdisr, 0x00010000);
36438dba0c2SBecky Bruce 			for (i = 0; i < x; i++)
36538dba0c2SBecky Bruce 				;
36638dba0c2SBecky Bruce 			clrbits_be32(&gur->devdisr, 0x00010000);
36738dba0c2SBecky Bruce 			x++;
36838dba0c2SBecky Bruce 		}
36938dba0c2SBecky Bruce 	}
37038dba0c2SBecky Bruce #endif
37138dba0c2SBecky Bruce 
3721b3e3c4fSYork Sun #if	defined(CONFIG_SPD_EEPROM)	|| \
3731b3e3c4fSYork Sun 	defined(CONFIG_DDR_SPD)		|| \
3741b3e3c4fSYork Sun 	defined(CONFIG_SYS_DDR_RAW_TIMING)
37538dba0c2SBecky Bruce 	dram_size = fsl_ddr_sdram();
37638dba0c2SBecky Bruce #else
37738dba0c2SBecky Bruce 	dram_size = fixed_sdram();
37838dba0c2SBecky Bruce #endif
37938dba0c2SBecky Bruce 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
38038dba0c2SBecky Bruce 	dram_size *= 0x100000;
38138dba0c2SBecky Bruce 
38238dba0c2SBecky Bruce #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
38338dba0c2SBecky Bruce 	/*
38438dba0c2SBecky Bruce 	 * Initialize and enable DDR ECC.
38538dba0c2SBecky Bruce 	 */
38638dba0c2SBecky Bruce 	ddr_enable_ecc(dram_size);
38738dba0c2SBecky Bruce #endif
38838dba0c2SBecky Bruce 
389beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC)
39038dba0c2SBecky Bruce 	/* Some boards also have sdram on the lbc */
39170961ba4SBecky Bruce 	lbc_sdram_init();
392beba93edSDipen Dudhat #endif
39338dba0c2SBecky Bruce 
39421cd5815SWolfgang Denk 	debug("DDR: ");
39538dba0c2SBecky Bruce 	return dram_size;
39638dba0c2SBecky Bruce }
397c1fc2d4fSZhao Chenhui #endif /* CONFIG_SYS_RAMBOOT */
39838dba0c2SBecky Bruce #endif
39938dba0c2SBecky Bruce 
400ebbe11ddSYork Sun #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
401ebbe11ddSYork Sun 
402ebbe11ddSYork Sun /* Board-specific functions defined in each board's ddr.c */
403ebbe11ddSYork Sun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
404ebbe11ddSYork Sun 	unsigned int ctrl_num);
405ebbe11ddSYork Sun void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
406ebbe11ddSYork Sun 		       phys_addr_t *rpn);
407ebbe11ddSYork Sun unsigned int
408ebbe11ddSYork Sun 	setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
409ebbe11ddSYork Sun 
4109cdfe281SBecky Bruce void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
4119cdfe281SBecky Bruce 
412ebbe11ddSYork Sun static void dump_spd_ddr_reg(void)
413ebbe11ddSYork Sun {
414ebbe11ddSYork Sun 	int i, j, k, m;
415ebbe11ddSYork Sun 	u8 *p_8;
416ebbe11ddSYork Sun 	u32 *p_32;
417ebbe11ddSYork Sun 	ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
418ebbe11ddSYork Sun 	generic_spd_eeprom_t
419ebbe11ddSYork Sun 		spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
420ebbe11ddSYork Sun 
421ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
422ebbe11ddSYork Sun 		fsl_ddr_get_spd(spd[i], i);
423ebbe11ddSYork Sun 
424ebbe11ddSYork Sun 	puts("SPD data of all dimms (zero vaule is omitted)...\n");
425ebbe11ddSYork Sun 	puts("Byte (hex)  ");
426ebbe11ddSYork Sun 	k = 1;
427ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
428ebbe11ddSYork Sun 		for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
429ebbe11ddSYork Sun 			printf("Dimm%d ", k++);
430ebbe11ddSYork Sun 	}
431ebbe11ddSYork Sun 	puts("\n");
432ebbe11ddSYork Sun 	for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
433ebbe11ddSYork Sun 		m = 0;
434ebbe11ddSYork Sun 		printf("%3d (0x%02x)  ", k, k);
435ebbe11ddSYork Sun 		for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
436ebbe11ddSYork Sun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
437ebbe11ddSYork Sun 				p_8 = (u8 *) &spd[i][j];
438ebbe11ddSYork Sun 				if (p_8[k]) {
439ebbe11ddSYork Sun 					printf("0x%02x  ", p_8[k]);
440ebbe11ddSYork Sun 					m++;
441ebbe11ddSYork Sun 				} else
442ebbe11ddSYork Sun 					puts("      ");
443ebbe11ddSYork Sun 			}
444ebbe11ddSYork Sun 		}
445ebbe11ddSYork Sun 		if (m)
446ebbe11ddSYork Sun 			puts("\n");
447ebbe11ddSYork Sun 		else
448ebbe11ddSYork Sun 			puts("\r");
449ebbe11ddSYork Sun 	}
450ebbe11ddSYork Sun 
451ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
452ebbe11ddSYork Sun 		switch (i) {
453ebbe11ddSYork Sun 		case 0:
454ebbe11ddSYork Sun 			ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
455ebbe11ddSYork Sun 			break;
456a4c66509SYork Sun #if defined(CONFIG_SYS_MPC85xx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
457ebbe11ddSYork Sun 		case 1:
458ebbe11ddSYork Sun 			ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
459ebbe11ddSYork Sun 			break;
460ebbe11ddSYork Sun #endif
461a4c66509SYork Sun #if defined(CONFIG_SYS_MPC85xx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
462a4c66509SYork Sun 		case 2:
463a4c66509SYork Sun 			ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR3_ADDR;
464a4c66509SYork Sun 			break;
465a4c66509SYork Sun #endif
466a4c66509SYork Sun #if defined(CONFIG_SYS_MPC85xx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
467a4c66509SYork Sun 		case 3:
468a4c66509SYork Sun 			ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR4_ADDR;
469a4c66509SYork Sun 			break;
470a4c66509SYork Sun #endif
471ebbe11ddSYork Sun 		default:
472ebbe11ddSYork Sun 			printf("%s unexpected controller number = %u\n",
473ebbe11ddSYork Sun 				__func__, i);
474ebbe11ddSYork Sun 			return;
475ebbe11ddSYork Sun 		}
476ebbe11ddSYork Sun 	}
477ebbe11ddSYork Sun 	printf("DDR registers dump for all controllers "
478ebbe11ddSYork Sun 		"(zero vaule is omitted)...\n");
479ebbe11ddSYork Sun 	puts("Offset (hex)   ");
480ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
481ebbe11ddSYork Sun 		printf("     Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
482ebbe11ddSYork Sun 	puts("\n");
483ebbe11ddSYork Sun 	for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
484ebbe11ddSYork Sun 		m = 0;
485ebbe11ddSYork Sun 		printf("%6d (0x%04x)", k * 4, k * 4);
486ebbe11ddSYork Sun 		for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
487ebbe11ddSYork Sun 			p_32 = (u32 *) ddr[i];
488ebbe11ddSYork Sun 			if (p_32[k]) {
489ebbe11ddSYork Sun 				printf("        0x%08x", p_32[k]);
490ebbe11ddSYork Sun 				m++;
491ebbe11ddSYork Sun 			} else
492ebbe11ddSYork Sun 				puts("                  ");
493ebbe11ddSYork Sun 		}
494ebbe11ddSYork Sun 		if (m)
495ebbe11ddSYork Sun 			puts("\n");
496ebbe11ddSYork Sun 		else
497ebbe11ddSYork Sun 			puts("\r");
498ebbe11ddSYork Sun 	}
499ebbe11ddSYork Sun 	puts("\n");
500ebbe11ddSYork Sun }
501ebbe11ddSYork Sun 
502ebbe11ddSYork Sun /* invalid the TLBs for DDR and setup new ones to cover p_addr */
503ebbe11ddSYork Sun static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
504ebbe11ddSYork Sun {
505ebbe11ddSYork Sun 	u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
506ebbe11ddSYork Sun 	unsigned long epn;
507ebbe11ddSYork Sun 	u32 tsize, valid, ptr;
508ebbe11ddSYork Sun 	int ddr_esel;
509ebbe11ddSYork Sun 
5109cdfe281SBecky Bruce 	clear_ddr_tlbs_phys(p_addr, size>>20);
511ebbe11ddSYork Sun 
512ebbe11ddSYork Sun 	/* Setup new tlb to cover the physical address */
513ebbe11ddSYork Sun 	setup_ddr_tlbs_phys(p_addr, size>>20);
514ebbe11ddSYork Sun 
515ebbe11ddSYork Sun 	ptr = vstart;
516ebbe11ddSYork Sun 	ddr_esel = find_tlb_idx((void *)ptr, 1);
517ebbe11ddSYork Sun 	if (ddr_esel != -1) {
518ebbe11ddSYork Sun 		read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
519ebbe11ddSYork Sun 	} else {
520ebbe11ddSYork Sun 		printf("TLB error in function %s\n", __func__);
521ebbe11ddSYork Sun 		return -1;
522ebbe11ddSYork Sun 	}
523ebbe11ddSYork Sun 
524ebbe11ddSYork Sun 	return 0;
525ebbe11ddSYork Sun }
526ebbe11ddSYork Sun 
527ebbe11ddSYork Sun /*
528ebbe11ddSYork Sun  * slide the testing window up to test another area
529ebbe11ddSYork Sun  * for 32_bit system, the maximum testable memory is limited to
530ebbe11ddSYork Sun  * CONFIG_MAX_MEM_MAPPED
531ebbe11ddSYork Sun  */
532ebbe11ddSYork Sun int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
533ebbe11ddSYork Sun {
534ebbe11ddSYork Sun 	phys_addr_t test_cap, p_addr;
535ebbe11ddSYork Sun 	phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
536ebbe11ddSYork Sun 
537ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \
538ebbe11ddSYork Sun     !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
539ebbe11ddSYork Sun 	(CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
540ebbe11ddSYork Sun 		test_cap = p_size;
541ebbe11ddSYork Sun #else
542ebbe11ddSYork Sun 		test_cap = gd->ram_size;
543ebbe11ddSYork Sun #endif
544ebbe11ddSYork Sun 	p_addr = (*vstart) + (*size) + (*phys_offset);
545ebbe11ddSYork Sun 	if (p_addr < test_cap - 1) {
546ebbe11ddSYork Sun 		p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
547ebbe11ddSYork Sun 		if (reset_tlb(p_addr, p_size, phys_offset) == -1)
548ebbe11ddSYork Sun 			return -1;
549ebbe11ddSYork Sun 		*vstart = CONFIG_SYS_DDR_SDRAM_BASE;
550ebbe11ddSYork Sun 		*size = (u32) p_size;
551ebbe11ddSYork Sun 		printf("Testing 0x%08llx - 0x%08llx\n",
552ebbe11ddSYork Sun 			(u64)(*vstart) + (*phys_offset),
553ebbe11ddSYork Sun 			(u64)(*vstart) + (*phys_offset) + (*size) - 1);
554ebbe11ddSYork Sun 	} else
555ebbe11ddSYork Sun 		return 1;
556ebbe11ddSYork Sun 
557ebbe11ddSYork Sun 	return 0;
558ebbe11ddSYork Sun }
559ebbe11ddSYork Sun 
560ebbe11ddSYork Sun /* initialization for testing area */
561ebbe11ddSYork Sun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
562ebbe11ddSYork Sun {
563ebbe11ddSYork Sun 	phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
564ebbe11ddSYork Sun 
565ebbe11ddSYork Sun 	*vstart = CONFIG_SYS_DDR_SDRAM_BASE;
566ebbe11ddSYork Sun 	*size = (u32) p_size;	/* CONFIG_MAX_MEM_MAPPED < 4G */
567ebbe11ddSYork Sun 	*phys_offset = 0;
568ebbe11ddSYork Sun 
569ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \
570ebbe11ddSYork Sun     !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
571ebbe11ddSYork Sun 	(CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
572ebbe11ddSYork Sun 		if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
573ebbe11ddSYork Sun 			puts("Cannot test more than ");
574ebbe11ddSYork Sun 			print_size(CONFIG_MAX_MEM_MAPPED,
575ebbe11ddSYork Sun 				" without proper 36BIT support.\n");
576ebbe11ddSYork Sun 		}
577ebbe11ddSYork Sun #endif
578ebbe11ddSYork Sun 	printf("Testing 0x%08llx - 0x%08llx\n",
579ebbe11ddSYork Sun 		(u64)(*vstart) + (*phys_offset),
580ebbe11ddSYork Sun 		(u64)(*vstart) + (*phys_offset) + (*size) - 1);
581ebbe11ddSYork Sun 
582ebbe11ddSYork Sun 	return 0;
583ebbe11ddSYork Sun }
584ebbe11ddSYork Sun 
585ebbe11ddSYork Sun /* invalid TLBs for DDR and remap as normal after testing */
586ebbe11ddSYork Sun int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
587ebbe11ddSYork Sun {
588ebbe11ddSYork Sun 	unsigned long epn;
589ebbe11ddSYork Sun 	u32 tsize, valid, ptr;
590ebbe11ddSYork Sun 	phys_addr_t rpn = 0;
591ebbe11ddSYork Sun 	int ddr_esel;
592ebbe11ddSYork Sun 
593ebbe11ddSYork Sun 	/* disable the TLBs for this testing */
594ebbe11ddSYork Sun 	ptr = *vstart;
595ebbe11ddSYork Sun 
596ebbe11ddSYork Sun 	while (ptr < (*vstart) + (*size)) {
597ebbe11ddSYork Sun 		ddr_esel = find_tlb_idx((void *)ptr, 1);
598ebbe11ddSYork Sun 		if (ddr_esel != -1) {
599ebbe11ddSYork Sun 			read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
600ebbe11ddSYork Sun 			disable_tlb(ddr_esel);
601ebbe11ddSYork Sun 		}
602ebbe11ddSYork Sun 		ptr += TSIZE_TO_BYTES(tsize);
603ebbe11ddSYork Sun 	}
604ebbe11ddSYork Sun 
605ebbe11ddSYork Sun 	puts("Remap DDR ");
606ebbe11ddSYork Sun 	setup_ddr_tlbs(gd->ram_size>>20);
607ebbe11ddSYork Sun 	puts("\n");
608ebbe11ddSYork Sun 
609ebbe11ddSYork Sun 	return 0;
610ebbe11ddSYork Sun }
611ebbe11ddSYork Sun 
612ebbe11ddSYork Sun void arch_memory_failure_handle(void)
613ebbe11ddSYork Sun {
614ebbe11ddSYork Sun 	dump_spd_ddr_reg();
615ebbe11ddSYork Sun }
616ebbe11ddSYork Sun #endif
617