xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu.c (revision 9ce3c228276b0f85105da8c39b164f2b6c84ea34)
1a47a12beSStefan Roese /*
2ab48ca1aSSrikanth Srinivasan  * Copyright 2004,2007-2010 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  * (C) Copyright 2002, 2003 Motorola Inc.
4a47a12beSStefan Roese  * Xianghua Xiao (X.Xiao@motorola.com)
5a47a12beSStefan Roese  *
6a47a12beSStefan Roese  * (C) Copyright 2000
7a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8a47a12beSStefan Roese  *
9a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
10a47a12beSStefan Roese  * project.
11a47a12beSStefan Roese  *
12a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
13a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
14a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
15a47a12beSStefan Roese  * the License, or (at your option) any later version.
16a47a12beSStefan Roese  *
17a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
18a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20a47a12beSStefan Roese  * GNU General Public License for more details.
21a47a12beSStefan Roese  *
22a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
23a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
24a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25a47a12beSStefan Roese  * MA 02111-1307 USA
26a47a12beSStefan Roese  */
27a47a12beSStefan Roese 
28a47a12beSStefan Roese #include <config.h>
29a47a12beSStefan Roese #include <common.h>
30a47a12beSStefan Roese #include <watchdog.h>
31a47a12beSStefan Roese #include <command.h>
32a47a12beSStefan Roese #include <fsl_esdhc.h>
33a47a12beSStefan Roese #include <asm/cache.h>
34a47a12beSStefan Roese #include <asm/io.h>
35a47a12beSStefan Roese 
36a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
37a47a12beSStefan Roese 
38a47a12beSStefan Roese int checkcpu (void)
39a47a12beSStefan Roese {
40a47a12beSStefan Roese 	sys_info_t sysinfo;
41a47a12beSStefan Roese 	uint pvr, svr;
42a47a12beSStefan Roese 	uint fam;
43a47a12beSStefan Roese 	uint ver;
44a47a12beSStefan Roese 	uint major, minor;
45a47a12beSStefan Roese 	struct cpu_type *cpu;
46a47a12beSStefan Roese 	char buf1[32], buf2[32];
47*9ce3c228SKumar Gala #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
48a47a12beSStefan Roese 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
49*9ce3c228SKumar Gala #endif /* CONFIG_FSL_CORENET */
50ab48ca1aSSrikanth Srinivasan #ifdef CONFIG_DDR_CLK_FREQ
51ab48ca1aSSrikanth Srinivasan 	u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
52ab48ca1aSSrikanth Srinivasan 		>> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
53ab48ca1aSSrikanth Srinivasan #else
54a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
55a47a12beSStefan Roese 	u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
56a47a12beSStefan Roese 		>> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
57a47a12beSStefan Roese #else
58a47a12beSStefan Roese 	u32 ddr_ratio = 0;
59ab48ca1aSSrikanth Srinivasan #endif /* CONFIG_FSL_CORENET */
60a47a12beSStefan Roese #endif /* CONFIG_DDR_CLK_FREQ */
61a47a12beSStefan Roese 	int i;
62a47a12beSStefan Roese 
63a47a12beSStefan Roese 	svr = get_svr();
64a47a12beSStefan Roese 	major = SVR_MAJ(svr);
65a47a12beSStefan Roese #ifdef CONFIG_MPC8536
66a47a12beSStefan Roese 	major &= 0x7; /* the msb of this nibble is a mfg code */
67a47a12beSStefan Roese #endif
68a47a12beSStefan Roese 	minor = SVR_MIN(svr);
69a47a12beSStefan Roese 
70a47a12beSStefan Roese 	if (cpu_numcores() > 1) {
71a47a12beSStefan Roese #ifndef CONFIG_MP
72a47a12beSStefan Roese 		puts("Unicore software on multiprocessor system!!\n"
73a47a12beSStefan Roese 		     "To enable mutlticore build define CONFIG_MP\n");
74a47a12beSStefan Roese #endif
75a47a12beSStefan Roese 		volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
76a47a12beSStefan Roese 		printf("CPU%d:  ", pic->whoami);
77a47a12beSStefan Roese 	} else {
78a47a12beSStefan Roese 		puts("CPU:   ");
79a47a12beSStefan Roese 	}
80a47a12beSStefan Roese 
81a47a12beSStefan Roese 	cpu = gd->cpu;
82a47a12beSStefan Roese 
83a47a12beSStefan Roese 	puts(cpu->name);
84a47a12beSStefan Roese 	if (IS_E_PROCESSOR(svr))
85a47a12beSStefan Roese 		puts("E");
86a47a12beSStefan Roese 
87a47a12beSStefan Roese 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
88a47a12beSStefan Roese 
89a47a12beSStefan Roese 	pvr = get_pvr();
90a47a12beSStefan Roese 	fam = PVR_FAM(pvr);
91a47a12beSStefan Roese 	ver = PVR_VER(pvr);
92a47a12beSStefan Roese 	major = PVR_MAJ(pvr);
93a47a12beSStefan Roese 	minor = PVR_MIN(pvr);
94a47a12beSStefan Roese 
95a47a12beSStefan Roese 	printf("Core:  ");
96a47a12beSStefan Roese 	switch (fam) {
97a47a12beSStefan Roese 	case PVR_FAM(PVR_85xx):
98a47a12beSStefan Roese 	    puts("E500");
99a47a12beSStefan Roese 	    break;
100a47a12beSStefan Roese 	default:
101a47a12beSStefan Roese 	    puts("Unknown");
102a47a12beSStefan Roese 	    break;
103a47a12beSStefan Roese 	}
104a47a12beSStefan Roese 
105a47a12beSStefan Roese 	if (PVR_MEM(pvr) == 0x03)
106a47a12beSStefan Roese 		puts("MC");
107a47a12beSStefan Roese 
108a47a12beSStefan Roese 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
109a47a12beSStefan Roese 
110a47a12beSStefan Roese 	get_sys_info(&sysinfo);
111a47a12beSStefan Roese 
112a47a12beSStefan Roese 	puts("Clock Configuration:");
113a47a12beSStefan Roese 	for (i = 0; i < cpu_numcores(); i++) {
114a47a12beSStefan Roese 		if (!(i & 3))
115a47a12beSStefan Roese 			printf ("\n       ");
116a47a12beSStefan Roese 		printf("CPU%d:%-4s MHz, ",
117a47a12beSStefan Roese 				i,strmhz(buf1, sysinfo.freqProcessor[i]));
118a47a12beSStefan Roese 	}
119a47a12beSStefan Roese 	printf("\n       CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
120a47a12beSStefan Roese 
121a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
122a47a12beSStefan Roese 	if (ddr_sync == 1) {
123a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
124a47a12beSStefan Roese 			"(Synchronous), ",
125a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
126a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
127a47a12beSStefan Roese 	} else {
128a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
129a47a12beSStefan Roese 			"(Asynchronous), ",
130a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
131a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
132a47a12beSStefan Roese 	}
133a47a12beSStefan Roese #else
134a47a12beSStefan Roese 	switch (ddr_ratio) {
135a47a12beSStefan Roese 	case 0x0:
136a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate), ",
137a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
138a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
139a47a12beSStefan Roese 		break;
140a47a12beSStefan Roese 	case 0x7:
141a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
142a47a12beSStefan Roese 			"(Synchronous), ",
143a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
144a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
145a47a12beSStefan Roese 		break;
146a47a12beSStefan Roese 	default:
147a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
148a47a12beSStefan Roese 			"(Asynchronous), ",
149a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
150a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
151a47a12beSStefan Roese 		break;
152a47a12beSStefan Roese 	}
153a47a12beSStefan Roese #endif
154a47a12beSStefan Roese 
155a47a12beSStefan Roese 	if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
156a47a12beSStefan Roese 		printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
157a47a12beSStefan Roese 	} else {
158a47a12beSStefan Roese 		printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
159a47a12beSStefan Roese 		       sysinfo.freqLocalBus);
160a47a12beSStefan Roese 	}
161a47a12beSStefan Roese 
162a47a12beSStefan Roese #ifdef CONFIG_CPM2
163a47a12beSStefan Roese 	printf("CPM:   %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
164a47a12beSStefan Roese #endif
165a47a12beSStefan Roese 
166a47a12beSStefan Roese #ifdef CONFIG_QE
167a47a12beSStefan Roese 	printf("       QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
168a47a12beSStefan Roese #endif
169a47a12beSStefan Roese 
170a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_FMAN
171a47a12beSStefan Roese 	for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
172a47a12beSStefan Roese 		printf("       FMAN%d: %s MHz\n", i,
173a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqFMan[i]));
174a47a12beSStefan Roese 	}
175a47a12beSStefan Roese #endif
176a47a12beSStefan Roese 
177a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
178a47a12beSStefan Roese 	printf("       PME:   %s MHz\n", strmhz(buf1, sysinfo.freqPME));
179a47a12beSStefan Roese #endif
180a47a12beSStefan Roese 
181a47a12beSStefan Roese 	puts("L1:    D-cache 32 kB enabled\n       I-cache 32 kB enabled\n");
182a47a12beSStefan Roese 
183a47a12beSStefan Roese 	return 0;
184a47a12beSStefan Roese }
185a47a12beSStefan Roese 
186a47a12beSStefan Roese 
187a47a12beSStefan Roese /* ------------------------------------------------------------------------- */
188a47a12beSStefan Roese 
189a47a12beSStefan Roese int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
190a47a12beSStefan Roese {
191a47a12beSStefan Roese /* Everything after the first generation of PQ3 parts has RSTCR */
192a47a12beSStefan Roese #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
193a47a12beSStefan Roese     defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
194a47a12beSStefan Roese 	unsigned long val, msr;
195a47a12beSStefan Roese 
196a47a12beSStefan Roese 	/*
197a47a12beSStefan Roese 	 * Initiate hard reset in debug control register DBCR0
198a47a12beSStefan Roese 	 * Make sure MSR[DE] = 1.  This only resets the core.
199a47a12beSStefan Roese 	 */
200a47a12beSStefan Roese 	msr = mfmsr ();
201a47a12beSStefan Roese 	msr |= MSR_DE;
202a47a12beSStefan Roese 	mtmsr (msr);
203a47a12beSStefan Roese 
204a47a12beSStefan Roese 	val = mfspr(DBCR0);
205a47a12beSStefan Roese 	val |= 0x70000000;
206a47a12beSStefan Roese 	mtspr(DBCR0,val);
207a47a12beSStefan Roese #else
208a47a12beSStefan Roese 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
209a47a12beSStefan Roese 	out_be32(&gur->rstcr, 0x2);	/* HRESET_REQ */
210a47a12beSStefan Roese 	udelay(100);
211a47a12beSStefan Roese #endif
212a47a12beSStefan Roese 
213a47a12beSStefan Roese 	return 1;
214a47a12beSStefan Roese }
215a47a12beSStefan Roese 
216a47a12beSStefan Roese 
217a47a12beSStefan Roese /*
218a47a12beSStefan Roese  * Get timebase clock frequency
219a47a12beSStefan Roese  */
220a47a12beSStefan Roese unsigned long get_tbclk (void)
221a47a12beSStefan Roese {
222a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
223a47a12beSStefan Roese 	return (gd->bus_clk + 8) / 16;
224a47a12beSStefan Roese #else
225a47a12beSStefan Roese 	return (gd->bus_clk + 4UL)/8UL;
226a47a12beSStefan Roese #endif
227a47a12beSStefan Roese }
228a47a12beSStefan Roese 
229a47a12beSStefan Roese 
230a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG)
231a47a12beSStefan Roese void
232a47a12beSStefan Roese watchdog_reset(void)
233a47a12beSStefan Roese {
234a47a12beSStefan Roese 	int re_enable = disable_interrupts();
235a47a12beSStefan Roese 	reset_85xx_watchdog();
236a47a12beSStefan Roese 	if (re_enable) enable_interrupts();
237a47a12beSStefan Roese }
238a47a12beSStefan Roese 
239a47a12beSStefan Roese void
240a47a12beSStefan Roese reset_85xx_watchdog(void)
241a47a12beSStefan Roese {
242a47a12beSStefan Roese 	/*
243a47a12beSStefan Roese 	 * Clear TSR(WIS) bit by writing 1
244a47a12beSStefan Roese 	 */
245a47a12beSStefan Roese 	unsigned long val;
246a47a12beSStefan Roese 	val = mfspr(SPRN_TSR);
247a47a12beSStefan Roese 	val |= TSR_WIS;
248a47a12beSStefan Roese 	mtspr(SPRN_TSR, val);
249a47a12beSStefan Roese }
250a47a12beSStefan Roese #endif	/* CONFIG_WATCHDOG */
251a47a12beSStefan Roese 
252a47a12beSStefan Roese /*
253a47a12beSStefan Roese  * Configures a UPM. The function requires the respective MxMR to be set
254a47a12beSStefan Roese  * before calling this function. "size" is the number or entries, not a sizeof.
255a47a12beSStefan Roese  */
256a47a12beSStefan Roese void upmconfig (uint upm, uint * table, uint size)
257a47a12beSStefan Roese {
258a47a12beSStefan Roese 	int i, mdr, mad, old_mad = 0;
259a47a12beSStefan Roese 	volatile u32 *mxmr;
260a47a12beSStefan Roese 	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
261a47a12beSStefan Roese 	volatile u32 *brp,*orp;
262a47a12beSStefan Roese 	volatile u8* dummy = NULL;
263a47a12beSStefan Roese 	int upmmask;
264a47a12beSStefan Roese 
265a47a12beSStefan Roese 	switch (upm) {
266a47a12beSStefan Roese 	case UPMA:
267a47a12beSStefan Roese 		mxmr = &lbc->mamr;
268a47a12beSStefan Roese 		upmmask = BR_MS_UPMA;
269a47a12beSStefan Roese 		break;
270a47a12beSStefan Roese 	case UPMB:
271a47a12beSStefan Roese 		mxmr = &lbc->mbmr;
272a47a12beSStefan Roese 		upmmask = BR_MS_UPMB;
273a47a12beSStefan Roese 		break;
274a47a12beSStefan Roese 	case UPMC:
275a47a12beSStefan Roese 		mxmr = &lbc->mcmr;
276a47a12beSStefan Roese 		upmmask = BR_MS_UPMC;
277a47a12beSStefan Roese 		break;
278a47a12beSStefan Roese 	default:
279a47a12beSStefan Roese 		printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
280a47a12beSStefan Roese 		hang();
281a47a12beSStefan Roese 	}
282a47a12beSStefan Roese 
283a47a12beSStefan Roese 	/* Find the address for the dummy write transaction */
284a47a12beSStefan Roese 	for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
285a47a12beSStefan Roese 		 i++, brp += 2, orp += 2) {
286a47a12beSStefan Roese 
287a47a12beSStefan Roese 		/* Look for a valid BR with selected UPM */
288a47a12beSStefan Roese 		if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
289a47a12beSStefan Roese 			dummy = (volatile u8*)(in_be32(brp) & BR_BA);
290a47a12beSStefan Roese 			break;
291a47a12beSStefan Roese 		}
292a47a12beSStefan Roese 	}
293a47a12beSStefan Roese 
294a47a12beSStefan Roese 	if (i == 8) {
295a47a12beSStefan Roese 		printf("Error: %s() could not find matching BR\n", __FUNCTION__);
296a47a12beSStefan Roese 		hang();
297a47a12beSStefan Roese 	}
298a47a12beSStefan Roese 
299a47a12beSStefan Roese 	for (i = 0; i < size; i++) {
300a47a12beSStefan Roese 		/* 1 */
301a47a12beSStefan Roese 		out_be32(mxmr,  (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
302a47a12beSStefan Roese 		/* 2 */
303a47a12beSStefan Roese 		out_be32(&lbc->mdr, table[i]);
304a47a12beSStefan Roese 		/* 3 */
305a47a12beSStefan Roese 		mdr = in_be32(&lbc->mdr);
306a47a12beSStefan Roese 		/* 4 */
307a47a12beSStefan Roese 		*(volatile u8 *)dummy = 0;
308a47a12beSStefan Roese 		/* 5 */
309a47a12beSStefan Roese 		do {
310a47a12beSStefan Roese 			mad = in_be32(mxmr) & MxMR_MAD_MSK;
311a47a12beSStefan Roese 		} while (mad <= old_mad && !(!mad && i == (size-1)));
312a47a12beSStefan Roese 		old_mad = mad;
313a47a12beSStefan Roese 	}
314a47a12beSStefan Roese 	out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
315a47a12beSStefan Roese }
316a47a12beSStefan Roese 
317a47a12beSStefan Roese /*
318a47a12beSStefan Roese  * Initializes on-chip MMC controllers.
319a47a12beSStefan Roese  * to override, implement board_mmc_init()
320a47a12beSStefan Roese  */
321a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis)
322a47a12beSStefan Roese {
323a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
324a47a12beSStefan Roese 	return fsl_esdhc_mmc_init(bis);
325a47a12beSStefan Roese #else
326a47a12beSStefan Roese 	return 0;
327a47a12beSStefan Roese #endif
328a47a12beSStefan Roese }
329