xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/cpu.c (revision 38dba0c2ff685e3f8276a236bd70eaa09c84ead5)
1a47a12beSStefan Roese /*
2ab48ca1aSSrikanth Srinivasan  * Copyright 2004,2007-2010 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  * (C) Copyright 2002, 2003 Motorola Inc.
4a47a12beSStefan Roese  * Xianghua Xiao (X.Xiao@motorola.com)
5a47a12beSStefan Roese  *
6a47a12beSStefan Roese  * (C) Copyright 2000
7a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8a47a12beSStefan Roese  *
9a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
10a47a12beSStefan Roese  * project.
11a47a12beSStefan Roese  *
12a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
13a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
14a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
15a47a12beSStefan Roese  * the License, or (at your option) any later version.
16a47a12beSStefan Roese  *
17a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
18a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20a47a12beSStefan Roese  * GNU General Public License for more details.
21a47a12beSStefan Roese  *
22a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
23a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
24a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25a47a12beSStefan Roese  * MA 02111-1307 USA
26a47a12beSStefan Roese  */
27a47a12beSStefan Roese 
28a47a12beSStefan Roese #include <config.h>
29a47a12beSStefan Roese #include <common.h>
30a47a12beSStefan Roese #include <watchdog.h>
31a47a12beSStefan Roese #include <command.h>
32a47a12beSStefan Roese #include <fsl_esdhc.h>
33a47a12beSStefan Roese #include <asm/cache.h>
34a47a12beSStefan Roese #include <asm/io.h>
35199e262eSBecky Bruce #include <asm/mmu.h>
36199e262eSBecky Bruce #include <asm/fsl_law.h>
37*38dba0c2SBecky Bruce #include <asm/fsl_lbc.h>
38ebbe11ddSYork Sun #include <post.h>
39ebbe11ddSYork Sun #include <asm/processor.h>
40ebbe11ddSYork Sun #include <asm/fsl_ddr_sdram.h>
41a47a12beSStefan Roese 
42a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
43a47a12beSStefan Roese 
44a47a12beSStefan Roese int checkcpu (void)
45a47a12beSStefan Roese {
46a47a12beSStefan Roese 	sys_info_t sysinfo;
47a47a12beSStefan Roese 	uint pvr, svr;
48a47a12beSStefan Roese 	uint fam;
49a47a12beSStefan Roese 	uint ver;
50a47a12beSStefan Roese 	uint major, minor;
51a47a12beSStefan Roese 	struct cpu_type *cpu;
52a47a12beSStefan Roese 	char buf1[32], buf2[32];
539ce3c228SKumar Gala #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
54a47a12beSStefan Roese 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
559ce3c228SKumar Gala #endif /* CONFIG_FSL_CORENET */
56ab48ca1aSSrikanth Srinivasan #ifdef CONFIG_DDR_CLK_FREQ
57ab48ca1aSSrikanth Srinivasan 	u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
58ab48ca1aSSrikanth Srinivasan 		>> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
59ab48ca1aSSrikanth Srinivasan #else
60a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
61a47a12beSStefan Roese 	u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
62a47a12beSStefan Roese 		>> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
63a47a12beSStefan Roese #else
64a47a12beSStefan Roese 	u32 ddr_ratio = 0;
65ab48ca1aSSrikanth Srinivasan #endif /* CONFIG_FSL_CORENET */
66a47a12beSStefan Roese #endif /* CONFIG_DDR_CLK_FREQ */
67a47a12beSStefan Roese 	int i;
68a47a12beSStefan Roese 
69a47a12beSStefan Roese 	svr = get_svr();
70a47a12beSStefan Roese 	major = SVR_MAJ(svr);
71a47a12beSStefan Roese #ifdef CONFIG_MPC8536
72a47a12beSStefan Roese 	major &= 0x7; /* the msb of this nibble is a mfg code */
73a47a12beSStefan Roese #endif
74a47a12beSStefan Roese 	minor = SVR_MIN(svr);
75a47a12beSStefan Roese 
76a47a12beSStefan Roese 	if (cpu_numcores() > 1) {
77a47a12beSStefan Roese #ifndef CONFIG_MP
78a47a12beSStefan Roese 		puts("Unicore software on multiprocessor system!!\n"
79a47a12beSStefan Roese 		     "To enable mutlticore build define CONFIG_MP\n");
80a47a12beSStefan Roese #endif
81680c613aSKim Phillips 		volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
82a47a12beSStefan Roese 		printf("CPU%d:  ", pic->whoami);
83a47a12beSStefan Roese 	} else {
84a47a12beSStefan Roese 		puts("CPU:   ");
85a47a12beSStefan Roese 	}
86a47a12beSStefan Roese 
87a47a12beSStefan Roese 	cpu = gd->cpu;
88a47a12beSStefan Roese 
89a47a12beSStefan Roese 	puts(cpu->name);
90a47a12beSStefan Roese 	if (IS_E_PROCESSOR(svr))
91a47a12beSStefan Roese 		puts("E");
92a47a12beSStefan Roese 
93a47a12beSStefan Roese 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
94a47a12beSStefan Roese 
95a47a12beSStefan Roese 	pvr = get_pvr();
96a47a12beSStefan Roese 	fam = PVR_FAM(pvr);
97a47a12beSStefan Roese 	ver = PVR_VER(pvr);
98a47a12beSStefan Roese 	major = PVR_MAJ(pvr);
99a47a12beSStefan Roese 	minor = PVR_MIN(pvr);
100a47a12beSStefan Roese 
101a47a12beSStefan Roese 	printf("Core:  ");
1022a3a96caSKumar Gala 	if (PVR_FAM(PVR_85xx)) {
1032a3a96caSKumar Gala 		switch(PVR_MEM(pvr)) {
1042a3a96caSKumar Gala 		case 0x1:
1052a3a96caSKumar Gala 		case 0x2:
106a47a12beSStefan Roese 			puts("E500");
107a47a12beSStefan Roese 			break;
1082a3a96caSKumar Gala 		case 0x3:
1092a3a96caSKumar Gala 			puts("E500MC");
1102a3a96caSKumar Gala 			break;
1112a3a96caSKumar Gala 		case 0x4:
1122a3a96caSKumar Gala 			puts("E5500");
1132a3a96caSKumar Gala 			break;
114a47a12beSStefan Roese 		default:
115a47a12beSStefan Roese 			puts("Unknown");
116a47a12beSStefan Roese 			break;
117a47a12beSStefan Roese 		}
1182a3a96caSKumar Gala 	} else {
1192a3a96caSKumar Gala 		puts("Unknown");
1202a3a96caSKumar Gala 	}
121a47a12beSStefan Roese 
122a47a12beSStefan Roese 	printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
123a47a12beSStefan Roese 
124a47a12beSStefan Roese 	get_sys_info(&sysinfo);
125a47a12beSStefan Roese 
126a47a12beSStefan Roese 	puts("Clock Configuration:");
127a47a12beSStefan Roese 	for (i = 0; i < cpu_numcores(); i++) {
128a47a12beSStefan Roese 		if (!(i & 3))
129a47a12beSStefan Roese 			printf ("\n       ");
130a47a12beSStefan Roese 		printf("CPU%d:%-4s MHz, ",
131a47a12beSStefan Roese 				i,strmhz(buf1, sysinfo.freqProcessor[i]));
132a47a12beSStefan Roese 	}
133a47a12beSStefan Roese 	printf("\n       CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
134a47a12beSStefan Roese 
135a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
136a47a12beSStefan Roese 	if (ddr_sync == 1) {
137a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
138a47a12beSStefan Roese 			"(Synchronous), ",
139a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
140a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
141a47a12beSStefan Roese 	} else {
142a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
143a47a12beSStefan Roese 			"(Asynchronous), ",
144a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
145a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
146a47a12beSStefan Roese 	}
147a47a12beSStefan Roese #else
148a47a12beSStefan Roese 	switch (ddr_ratio) {
149a47a12beSStefan Roese 	case 0x0:
150a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate), ",
151a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
152a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
153a47a12beSStefan Roese 		break;
154a47a12beSStefan Roese 	case 0x7:
155a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
156a47a12beSStefan Roese 			"(Synchronous), ",
157a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
158a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
159a47a12beSStefan Roese 		break;
160a47a12beSStefan Roese 	default:
161a47a12beSStefan Roese 		printf("       DDR:%-4s MHz (%s MT/s data rate) "
162a47a12beSStefan Roese 			"(Asynchronous), ",
163a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqDDRBus/2),
164a47a12beSStefan Roese 			strmhz(buf2, sysinfo.freqDDRBus));
165a47a12beSStefan Roese 		break;
166a47a12beSStefan Roese 	}
167a47a12beSStefan Roese #endif
168a47a12beSStefan Roese 
169a47a12beSStefan Roese 	if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
170a47a12beSStefan Roese 		printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
171a47a12beSStefan Roese 	} else {
172a47a12beSStefan Roese 		printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
173a47a12beSStefan Roese 		       sysinfo.freqLocalBus);
174a47a12beSStefan Roese 	}
175a47a12beSStefan Roese 
176a47a12beSStefan Roese #ifdef CONFIG_CPM2
177a47a12beSStefan Roese 	printf("CPM:   %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
178a47a12beSStefan Roese #endif
179a47a12beSStefan Roese 
180a47a12beSStefan Roese #ifdef CONFIG_QE
181a47a12beSStefan Roese 	printf("       QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
182a47a12beSStefan Roese #endif
183a47a12beSStefan Roese 
184a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_FMAN
185a47a12beSStefan Roese 	for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
1867eda1f8eSEmil Medve 		printf("       FMAN%d: %s MHz\n", i + 1,
187a47a12beSStefan Roese 			strmhz(buf1, sysinfo.freqFMan[i]));
188a47a12beSStefan Roese 	}
189a47a12beSStefan Roese #endif
190a47a12beSStefan Roese 
191a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
192a47a12beSStefan Roese 	printf("       PME:   %s MHz\n", strmhz(buf1, sysinfo.freqPME));
193a47a12beSStefan Roese #endif
194a47a12beSStefan Roese 
195a47a12beSStefan Roese 	puts("L1:    D-cache 32 kB enabled\n       I-cache 32 kB enabled\n");
196a47a12beSStefan Roese 
197a47a12beSStefan Roese 	return 0;
198a47a12beSStefan Roese }
199a47a12beSStefan Roese 
200a47a12beSStefan Roese 
201a47a12beSStefan Roese /* ------------------------------------------------------------------------- */
202a47a12beSStefan Roese 
203882b7d72SMike Frysinger int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
204a47a12beSStefan Roese {
205a47a12beSStefan Roese /* Everything after the first generation of PQ3 parts has RSTCR */
206a47a12beSStefan Roese #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
207a47a12beSStefan Roese     defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
208a47a12beSStefan Roese 	unsigned long val, msr;
209a47a12beSStefan Roese 
210a47a12beSStefan Roese 	/*
211a47a12beSStefan Roese 	 * Initiate hard reset in debug control register DBCR0
212a47a12beSStefan Roese 	 * Make sure MSR[DE] = 1.  This only resets the core.
213a47a12beSStefan Roese 	 */
214a47a12beSStefan Roese 	msr = mfmsr ();
215a47a12beSStefan Roese 	msr |= MSR_DE;
216a47a12beSStefan Roese 	mtmsr (msr);
217a47a12beSStefan Roese 
218a47a12beSStefan Roese 	val = mfspr(DBCR0);
219a47a12beSStefan Roese 	val |= 0x70000000;
220a47a12beSStefan Roese 	mtspr(DBCR0,val);
221a47a12beSStefan Roese #else
222a47a12beSStefan Roese 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
223a47a12beSStefan Roese 	out_be32(&gur->rstcr, 0x2);	/* HRESET_REQ */
224a47a12beSStefan Roese 	udelay(100);
225a47a12beSStefan Roese #endif
226a47a12beSStefan Roese 
227a47a12beSStefan Roese 	return 1;
228a47a12beSStefan Roese }
229a47a12beSStefan Roese 
230a47a12beSStefan Roese 
231a47a12beSStefan Roese /*
232a47a12beSStefan Roese  * Get timebase clock frequency
233a47a12beSStefan Roese  */
234a47a12beSStefan Roese unsigned long get_tbclk (void)
235a47a12beSStefan Roese {
236a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
237a47a12beSStefan Roese 	return (gd->bus_clk + 8) / 16;
238a47a12beSStefan Roese #else
239a47a12beSStefan Roese 	return (gd->bus_clk + 4UL)/8UL;
240a47a12beSStefan Roese #endif
241a47a12beSStefan Roese }
242a47a12beSStefan Roese 
243a47a12beSStefan Roese 
244a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG)
245a47a12beSStefan Roese void
246a47a12beSStefan Roese watchdog_reset(void)
247a47a12beSStefan Roese {
248a47a12beSStefan Roese 	int re_enable = disable_interrupts();
249a47a12beSStefan Roese 	reset_85xx_watchdog();
250a47a12beSStefan Roese 	if (re_enable) enable_interrupts();
251a47a12beSStefan Roese }
252a47a12beSStefan Roese 
253a47a12beSStefan Roese void
254a47a12beSStefan Roese reset_85xx_watchdog(void)
255a47a12beSStefan Roese {
256a47a12beSStefan Roese 	/*
257a47a12beSStefan Roese 	 * Clear TSR(WIS) bit by writing 1
258a47a12beSStefan Roese 	 */
259a47a12beSStefan Roese 	unsigned long val;
260a47a12beSStefan Roese 	val = mfspr(SPRN_TSR);
261a47a12beSStefan Roese 	val |= TSR_WIS;
262a47a12beSStefan Roese 	mtspr(SPRN_TSR, val);
263a47a12beSStefan Roese }
264a47a12beSStefan Roese #endif	/* CONFIG_WATCHDOG */
265a47a12beSStefan Roese 
266a47a12beSStefan Roese /*
267a47a12beSStefan Roese  * Initializes on-chip MMC controllers.
268a47a12beSStefan Roese  * to override, implement board_mmc_init()
269a47a12beSStefan Roese  */
270a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis)
271a47a12beSStefan Roese {
272a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
273a47a12beSStefan Roese 	return fsl_esdhc_mmc_init(bis);
274a47a12beSStefan Roese #else
275a47a12beSStefan Roese 	return 0;
276a47a12beSStefan Roese #endif
277a47a12beSStefan Roese }
278199e262eSBecky Bruce 
279199e262eSBecky Bruce /*
280199e262eSBecky Bruce  * Print out the state of various machine registers.
281199e262eSBecky Bruce  * Currently prints out LAWs, BR0/OR0, and TLBs
282199e262eSBecky Bruce  */
283199e262eSBecky Bruce void mpc85xx_reginfo(void)
284199e262eSBecky Bruce {
285199e262eSBecky Bruce 	print_tlbcam();
286199e262eSBecky Bruce 	print_laws();
287199e262eSBecky Bruce 	print_lbc_regs();
288199e262eSBecky Bruce }
289ebbe11ddSYork Sun 
290*38dba0c2SBecky Bruce /* Common ddr init for non-corenet fsl 85xx platforms */
291*38dba0c2SBecky Bruce #ifndef CONFIG_FSL_CORENET
292*38dba0c2SBecky Bruce phys_size_t initdram(int board_type)
293*38dba0c2SBecky Bruce {
294*38dba0c2SBecky Bruce 	phys_size_t dram_size = 0;
295*38dba0c2SBecky Bruce 
296*38dba0c2SBecky Bruce #if defined(CONFIG_DDR_DLL)
297*38dba0c2SBecky Bruce 	{
298*38dba0c2SBecky Bruce 		ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
299*38dba0c2SBecky Bruce 		unsigned int x = 10;
300*38dba0c2SBecky Bruce 		unsigned int i;
301*38dba0c2SBecky Bruce 
302*38dba0c2SBecky Bruce 		/*
303*38dba0c2SBecky Bruce 		 * Work around to stabilize DDR DLL
304*38dba0c2SBecky Bruce 		 */
305*38dba0c2SBecky Bruce 		out_be32(&gur->ddrdllcr, 0x81000000);
306*38dba0c2SBecky Bruce 		asm("sync;isync;msync");
307*38dba0c2SBecky Bruce 		udelay(200);
308*38dba0c2SBecky Bruce 		while (in_be32(&gur->ddrdllcr) != 0x81000100) {
309*38dba0c2SBecky Bruce 			setbits_be32(&gur->devdisr, 0x00010000);
310*38dba0c2SBecky Bruce 			for (i = 0; i < x; i++)
311*38dba0c2SBecky Bruce 				;
312*38dba0c2SBecky Bruce 			clrbits_be32(&gur->devdisr, 0x00010000);
313*38dba0c2SBecky Bruce 			x++;
314*38dba0c2SBecky Bruce 		}
315*38dba0c2SBecky Bruce 	}
316*38dba0c2SBecky Bruce #endif
317*38dba0c2SBecky Bruce 
318*38dba0c2SBecky Bruce #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
319*38dba0c2SBecky Bruce 	dram_size = fsl_ddr_sdram();
320*38dba0c2SBecky Bruce #else
321*38dba0c2SBecky Bruce 	dram_size = fixed_sdram();
322*38dba0c2SBecky Bruce #endif
323*38dba0c2SBecky Bruce 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
324*38dba0c2SBecky Bruce 	dram_size *= 0x100000;
325*38dba0c2SBecky Bruce 
326*38dba0c2SBecky Bruce #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
327*38dba0c2SBecky Bruce 	/*
328*38dba0c2SBecky Bruce 	 * Initialize and enable DDR ECC.
329*38dba0c2SBecky Bruce 	 */
330*38dba0c2SBecky Bruce 	ddr_enable_ecc(dram_size);
331*38dba0c2SBecky Bruce #endif
332*38dba0c2SBecky Bruce 
333*38dba0c2SBecky Bruce 	/* Some boards also have sdram on the lbc */
334*38dba0c2SBecky Bruce 	sdram_init();
335*38dba0c2SBecky Bruce 
336*38dba0c2SBecky Bruce 	puts("DDR: ");
337*38dba0c2SBecky Bruce 	return dram_size;
338*38dba0c2SBecky Bruce }
339*38dba0c2SBecky Bruce #endif
340*38dba0c2SBecky Bruce 
341ebbe11ddSYork Sun #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
342ebbe11ddSYork Sun 
343ebbe11ddSYork Sun /* Board-specific functions defined in each board's ddr.c */
344ebbe11ddSYork Sun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
345ebbe11ddSYork Sun 	unsigned int ctrl_num);
346ebbe11ddSYork Sun void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
347ebbe11ddSYork Sun 		       phys_addr_t *rpn);
348ebbe11ddSYork Sun unsigned int
349ebbe11ddSYork Sun 	setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
350ebbe11ddSYork Sun 
351ebbe11ddSYork Sun static void dump_spd_ddr_reg(void)
352ebbe11ddSYork Sun {
353ebbe11ddSYork Sun 	int i, j, k, m;
354ebbe11ddSYork Sun 	u8 *p_8;
355ebbe11ddSYork Sun 	u32 *p_32;
356ebbe11ddSYork Sun 	ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
357ebbe11ddSYork Sun 	generic_spd_eeprom_t
358ebbe11ddSYork Sun 		spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
359ebbe11ddSYork Sun 
360ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
361ebbe11ddSYork Sun 		fsl_ddr_get_spd(spd[i], i);
362ebbe11ddSYork Sun 
363ebbe11ddSYork Sun 	puts("SPD data of all dimms (zero vaule is omitted)...\n");
364ebbe11ddSYork Sun 	puts("Byte (hex)  ");
365ebbe11ddSYork Sun 	k = 1;
366ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
367ebbe11ddSYork Sun 		for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
368ebbe11ddSYork Sun 			printf("Dimm%d ", k++);
369ebbe11ddSYork Sun 	}
370ebbe11ddSYork Sun 	puts("\n");
371ebbe11ddSYork Sun 	for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
372ebbe11ddSYork Sun 		m = 0;
373ebbe11ddSYork Sun 		printf("%3d (0x%02x)  ", k, k);
374ebbe11ddSYork Sun 		for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
375ebbe11ddSYork Sun 			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
376ebbe11ddSYork Sun 				p_8 = (u8 *) &spd[i][j];
377ebbe11ddSYork Sun 				if (p_8[k]) {
378ebbe11ddSYork Sun 					printf("0x%02x  ", p_8[k]);
379ebbe11ddSYork Sun 					m++;
380ebbe11ddSYork Sun 				} else
381ebbe11ddSYork Sun 					puts("      ");
382ebbe11ddSYork Sun 			}
383ebbe11ddSYork Sun 		}
384ebbe11ddSYork Sun 		if (m)
385ebbe11ddSYork Sun 			puts("\n");
386ebbe11ddSYork Sun 		else
387ebbe11ddSYork Sun 			puts("\r");
388ebbe11ddSYork Sun 	}
389ebbe11ddSYork Sun 
390ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
391ebbe11ddSYork Sun 		switch (i) {
392ebbe11ddSYork Sun 		case 0:
393ebbe11ddSYork Sun 			ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
394ebbe11ddSYork Sun 			break;
395ebbe11ddSYork Sun #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
396ebbe11ddSYork Sun 		case 1:
397ebbe11ddSYork Sun 			ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
398ebbe11ddSYork Sun 			break;
399ebbe11ddSYork Sun #endif
400ebbe11ddSYork Sun 		default:
401ebbe11ddSYork Sun 			printf("%s unexpected controller number = %u\n",
402ebbe11ddSYork Sun 				__func__, i);
403ebbe11ddSYork Sun 			return;
404ebbe11ddSYork Sun 		}
405ebbe11ddSYork Sun 	}
406ebbe11ddSYork Sun 	printf("DDR registers dump for all controllers "
407ebbe11ddSYork Sun 		"(zero vaule is omitted)...\n");
408ebbe11ddSYork Sun 	puts("Offset (hex)   ");
409ebbe11ddSYork Sun 	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
410ebbe11ddSYork Sun 		printf("     Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
411ebbe11ddSYork Sun 	puts("\n");
412ebbe11ddSYork Sun 	for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
413ebbe11ddSYork Sun 		m = 0;
414ebbe11ddSYork Sun 		printf("%6d (0x%04x)", k * 4, k * 4);
415ebbe11ddSYork Sun 		for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
416ebbe11ddSYork Sun 			p_32 = (u32 *) ddr[i];
417ebbe11ddSYork Sun 			if (p_32[k]) {
418ebbe11ddSYork Sun 				printf("        0x%08x", p_32[k]);
419ebbe11ddSYork Sun 				m++;
420ebbe11ddSYork Sun 			} else
421ebbe11ddSYork Sun 				puts("                  ");
422ebbe11ddSYork Sun 		}
423ebbe11ddSYork Sun 		if (m)
424ebbe11ddSYork Sun 			puts("\n");
425ebbe11ddSYork Sun 		else
426ebbe11ddSYork Sun 			puts("\r");
427ebbe11ddSYork Sun 	}
428ebbe11ddSYork Sun 	puts("\n");
429ebbe11ddSYork Sun }
430ebbe11ddSYork Sun 
431ebbe11ddSYork Sun /* invalid the TLBs for DDR and setup new ones to cover p_addr */
432ebbe11ddSYork Sun static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
433ebbe11ddSYork Sun {
434ebbe11ddSYork Sun 	u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
435ebbe11ddSYork Sun 	unsigned long epn;
436ebbe11ddSYork Sun 	u32 tsize, valid, ptr;
437ebbe11ddSYork Sun 	phys_addr_t rpn = 0;
438ebbe11ddSYork Sun 	int ddr_esel;
439ebbe11ddSYork Sun 
440ebbe11ddSYork Sun 	ptr = vstart;
441ebbe11ddSYork Sun 
442ebbe11ddSYork Sun 	while (ptr < (vstart + size)) {
443ebbe11ddSYork Sun 		ddr_esel = find_tlb_idx((void *)ptr, 1);
444ebbe11ddSYork Sun 		if (ddr_esel != -1) {
445ebbe11ddSYork Sun 			read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
446ebbe11ddSYork Sun 			disable_tlb(ddr_esel);
447ebbe11ddSYork Sun 		}
448ebbe11ddSYork Sun 		ptr += TSIZE_TO_BYTES(tsize);
449ebbe11ddSYork Sun 	}
450ebbe11ddSYork Sun 
451ebbe11ddSYork Sun 	/* Setup new tlb to cover the physical address */
452ebbe11ddSYork Sun 	setup_ddr_tlbs_phys(p_addr, size>>20);
453ebbe11ddSYork Sun 
454ebbe11ddSYork Sun 	ptr = vstart;
455ebbe11ddSYork Sun 	ddr_esel = find_tlb_idx((void *)ptr, 1);
456ebbe11ddSYork Sun 	if (ddr_esel != -1) {
457ebbe11ddSYork Sun 		read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
458ebbe11ddSYork Sun 	} else {
459ebbe11ddSYork Sun 		printf("TLB error in function %s\n", __func__);
460ebbe11ddSYork Sun 		return -1;
461ebbe11ddSYork Sun 	}
462ebbe11ddSYork Sun 
463ebbe11ddSYork Sun 	return 0;
464ebbe11ddSYork Sun }
465ebbe11ddSYork Sun 
466ebbe11ddSYork Sun /*
467ebbe11ddSYork Sun  * slide the testing window up to test another area
468ebbe11ddSYork Sun  * for 32_bit system, the maximum testable memory is limited to
469ebbe11ddSYork Sun  * CONFIG_MAX_MEM_MAPPED
470ebbe11ddSYork Sun  */
471ebbe11ddSYork Sun int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
472ebbe11ddSYork Sun {
473ebbe11ddSYork Sun 	phys_addr_t test_cap, p_addr;
474ebbe11ddSYork Sun 	phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
475ebbe11ddSYork Sun 
476ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \
477ebbe11ddSYork Sun     !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
478ebbe11ddSYork Sun 	(CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
479ebbe11ddSYork Sun 		test_cap = p_size;
480ebbe11ddSYork Sun #else
481ebbe11ddSYork Sun 		test_cap = gd->ram_size;
482ebbe11ddSYork Sun #endif
483ebbe11ddSYork Sun 	p_addr = (*vstart) + (*size) + (*phys_offset);
484ebbe11ddSYork Sun 	if (p_addr < test_cap - 1) {
485ebbe11ddSYork Sun 		p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
486ebbe11ddSYork Sun 		if (reset_tlb(p_addr, p_size, phys_offset) == -1)
487ebbe11ddSYork Sun 			return -1;
488ebbe11ddSYork Sun 		*vstart = CONFIG_SYS_DDR_SDRAM_BASE;
489ebbe11ddSYork Sun 		*size = (u32) p_size;
490ebbe11ddSYork Sun 		printf("Testing 0x%08llx - 0x%08llx\n",
491ebbe11ddSYork Sun 			(u64)(*vstart) + (*phys_offset),
492ebbe11ddSYork Sun 			(u64)(*vstart) + (*phys_offset) + (*size) - 1);
493ebbe11ddSYork Sun 	} else
494ebbe11ddSYork Sun 		return 1;
495ebbe11ddSYork Sun 
496ebbe11ddSYork Sun 	return 0;
497ebbe11ddSYork Sun }
498ebbe11ddSYork Sun 
499ebbe11ddSYork Sun /* initialization for testing area */
500ebbe11ddSYork Sun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
501ebbe11ddSYork Sun {
502ebbe11ddSYork Sun 	phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
503ebbe11ddSYork Sun 
504ebbe11ddSYork Sun 	*vstart = CONFIG_SYS_DDR_SDRAM_BASE;
505ebbe11ddSYork Sun 	*size = (u32) p_size;	/* CONFIG_MAX_MEM_MAPPED < 4G */
506ebbe11ddSYork Sun 	*phys_offset = 0;
507ebbe11ddSYork Sun 
508ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \
509ebbe11ddSYork Sun     !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
510ebbe11ddSYork Sun 	(CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
511ebbe11ddSYork Sun 		if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
512ebbe11ddSYork Sun 			puts("Cannot test more than ");
513ebbe11ddSYork Sun 			print_size(CONFIG_MAX_MEM_MAPPED,
514ebbe11ddSYork Sun 				" without proper 36BIT support.\n");
515ebbe11ddSYork Sun 		}
516ebbe11ddSYork Sun #endif
517ebbe11ddSYork Sun 	printf("Testing 0x%08llx - 0x%08llx\n",
518ebbe11ddSYork Sun 		(u64)(*vstart) + (*phys_offset),
519ebbe11ddSYork Sun 		(u64)(*vstart) + (*phys_offset) + (*size) - 1);
520ebbe11ddSYork Sun 
521ebbe11ddSYork Sun 	return 0;
522ebbe11ddSYork Sun }
523ebbe11ddSYork Sun 
524ebbe11ddSYork Sun /* invalid TLBs for DDR and remap as normal after testing */
525ebbe11ddSYork Sun int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
526ebbe11ddSYork Sun {
527ebbe11ddSYork Sun 	unsigned long epn;
528ebbe11ddSYork Sun 	u32 tsize, valid, ptr;
529ebbe11ddSYork Sun 	phys_addr_t rpn = 0;
530ebbe11ddSYork Sun 	int ddr_esel;
531ebbe11ddSYork Sun 
532ebbe11ddSYork Sun 	/* disable the TLBs for this testing */
533ebbe11ddSYork Sun 	ptr = *vstart;
534ebbe11ddSYork Sun 
535ebbe11ddSYork Sun 	while (ptr < (*vstart) + (*size)) {
536ebbe11ddSYork Sun 		ddr_esel = find_tlb_idx((void *)ptr, 1);
537ebbe11ddSYork Sun 		if (ddr_esel != -1) {
538ebbe11ddSYork Sun 			read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
539ebbe11ddSYork Sun 			disable_tlb(ddr_esel);
540ebbe11ddSYork Sun 		}
541ebbe11ddSYork Sun 		ptr += TSIZE_TO_BYTES(tsize);
542ebbe11ddSYork Sun 	}
543ebbe11ddSYork Sun 
544ebbe11ddSYork Sun 	puts("Remap DDR ");
545ebbe11ddSYork Sun 	setup_ddr_tlbs(gd->ram_size>>20);
546ebbe11ddSYork Sun 	puts("\n");
547ebbe11ddSYork Sun 
548ebbe11ddSYork Sun 	return 0;
549ebbe11ddSYork Sun }
550ebbe11ddSYork Sun 
551ebbe11ddSYork Sun void arch_memory_failure_handle(void)
552ebbe11ddSYork Sun {
553ebbe11ddSYork Sun 	dump_spd_ddr_reg();
554ebbe11ddSYork Sun }
555ebbe11ddSYork Sun #endif
556