1a47a12beSStefan Roese /* 2beba93edSDipen Dudhat * Copyright 2004,2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * (C) Copyright 2002, 2003 Motorola Inc. 4a47a12beSStefan Roese * Xianghua Xiao (X.Xiao@motorola.com) 5a47a12beSStefan Roese * 6a47a12beSStefan Roese * (C) Copyright 2000 7a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 8a47a12beSStefan Roese * 9a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 10a47a12beSStefan Roese * project. 11a47a12beSStefan Roese * 12a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 13a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 14a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 15a47a12beSStefan Roese * the License, or (at your option) any later version. 16a47a12beSStefan Roese * 17a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 18a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 19a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20a47a12beSStefan Roese * GNU General Public License for more details. 21a47a12beSStefan Roese * 22a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 23a47a12beSStefan Roese * along with this program; if not, write to the Free Software 24a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25a47a12beSStefan Roese * MA 02111-1307 USA 26a47a12beSStefan Roese */ 27a47a12beSStefan Roese 28a47a12beSStefan Roese #include <config.h> 29a47a12beSStefan Roese #include <common.h> 30a47a12beSStefan Roese #include <watchdog.h> 31a47a12beSStefan Roese #include <command.h> 32a47a12beSStefan Roese #include <fsl_esdhc.h> 33a47a12beSStefan Roese #include <asm/cache.h> 34a47a12beSStefan Roese #include <asm/io.h> 35199e262eSBecky Bruce #include <asm/mmu.h> 36d789b5f5SDipen Dudhat #include <asm/fsl_ifc.h> 37199e262eSBecky Bruce #include <asm/fsl_law.h> 3838dba0c2SBecky Bruce #include <asm/fsl_lbc.h> 39ebbe11ddSYork Sun #include <post.h> 40ebbe11ddSYork Sun #include <asm/processor.h> 41ebbe11ddSYork Sun #include <asm/fsl_ddr_sdram.h> 42a47a12beSStefan Roese 43a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 44a47a12beSStefan Roese 45a47a12beSStefan Roese int checkcpu (void) 46a47a12beSStefan Roese { 47a47a12beSStefan Roese sys_info_t sysinfo; 48a47a12beSStefan Roese uint pvr, svr; 49a47a12beSStefan Roese uint fam; 50a47a12beSStefan Roese uint ver; 51a47a12beSStefan Roese uint major, minor; 52a47a12beSStefan Roese struct cpu_type *cpu; 53a47a12beSStefan Roese char buf1[32], buf2[32]; 549ce3c228SKumar Gala #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET) 55a47a12beSStefan Roese volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 569ce3c228SKumar Gala #endif /* CONFIG_FSL_CORENET */ 57ab48ca1aSSrikanth Srinivasan #ifdef CONFIG_DDR_CLK_FREQ 58ab48ca1aSSrikanth Srinivasan u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO) 59ab48ca1aSSrikanth Srinivasan >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT; 60ab48ca1aSSrikanth Srinivasan #else 61a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 62a47a12beSStefan Roese u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC) 63a47a12beSStefan Roese >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT; 64a47a12beSStefan Roese #else 65a47a12beSStefan Roese u32 ddr_ratio = 0; 66ab48ca1aSSrikanth Srinivasan #endif /* CONFIG_FSL_CORENET */ 67a47a12beSStefan Roese #endif /* CONFIG_DDR_CLK_FREQ */ 68a47a12beSStefan Roese int i; 69a47a12beSStefan Roese 70a47a12beSStefan Roese svr = get_svr(); 71a47a12beSStefan Roese major = SVR_MAJ(svr); 72a47a12beSStefan Roese #ifdef CONFIG_MPC8536 73a47a12beSStefan Roese major &= 0x7; /* the msb of this nibble is a mfg code */ 74a47a12beSStefan Roese #endif 75a47a12beSStefan Roese minor = SVR_MIN(svr); 76a47a12beSStefan Roese 77a47a12beSStefan Roese if (cpu_numcores() > 1) { 78a47a12beSStefan Roese #ifndef CONFIG_MP 79a47a12beSStefan Roese puts("Unicore software on multiprocessor system!!\n" 80a47a12beSStefan Roese "To enable mutlticore build define CONFIG_MP\n"); 81a47a12beSStefan Roese #endif 82680c613aSKim Phillips volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); 83a47a12beSStefan Roese printf("CPU%d: ", pic->whoami); 84a47a12beSStefan Roese } else { 85a47a12beSStefan Roese puts("CPU: "); 86a47a12beSStefan Roese } 87a47a12beSStefan Roese 88a47a12beSStefan Roese cpu = gd->cpu; 89a47a12beSStefan Roese 90a47a12beSStefan Roese puts(cpu->name); 91a47a12beSStefan Roese if (IS_E_PROCESSOR(svr)) 92a47a12beSStefan Roese puts("E"); 93a47a12beSStefan Roese 94a47a12beSStefan Roese printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr); 95a47a12beSStefan Roese 96a47a12beSStefan Roese pvr = get_pvr(); 97a47a12beSStefan Roese fam = PVR_FAM(pvr); 98a47a12beSStefan Roese ver = PVR_VER(pvr); 99a47a12beSStefan Roese major = PVR_MAJ(pvr); 100a47a12beSStefan Roese minor = PVR_MIN(pvr); 101a47a12beSStefan Roese 102a47a12beSStefan Roese printf("Core: "); 1032a3a96caSKumar Gala if (PVR_FAM(PVR_85xx)) { 1042a3a96caSKumar Gala switch(PVR_MEM(pvr)) { 1052a3a96caSKumar Gala case 0x1: 1062a3a96caSKumar Gala case 0x2: 107a47a12beSStefan Roese puts("E500"); 108a47a12beSStefan Roese break; 1092a3a96caSKumar Gala case 0x3: 1102a3a96caSKumar Gala puts("E500MC"); 1112a3a96caSKumar Gala break; 1122a3a96caSKumar Gala case 0x4: 1132a3a96caSKumar Gala puts("E5500"); 1142a3a96caSKumar Gala break; 115a47a12beSStefan Roese default: 116a47a12beSStefan Roese puts("Unknown"); 117a47a12beSStefan Roese break; 118a47a12beSStefan Roese } 1192a3a96caSKumar Gala } else { 1202a3a96caSKumar Gala puts("Unknown"); 1212a3a96caSKumar Gala } 122a47a12beSStefan Roese 123a47a12beSStefan Roese printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr); 124a47a12beSStefan Roese 125a47a12beSStefan Roese get_sys_info(&sysinfo); 126a47a12beSStefan Roese 127a47a12beSStefan Roese puts("Clock Configuration:"); 128a47a12beSStefan Roese for (i = 0; i < cpu_numcores(); i++) { 129a47a12beSStefan Roese if (!(i & 3)) 130a47a12beSStefan Roese printf ("\n "); 131a47a12beSStefan Roese printf("CPU%d:%-4s MHz, ", 132a47a12beSStefan Roese i,strmhz(buf1, sysinfo.freqProcessor[i])); 133a47a12beSStefan Roese } 134a47a12beSStefan Roese printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus)); 135a47a12beSStefan Roese 136a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 137a47a12beSStefan Roese if (ddr_sync == 1) { 138a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 139a47a12beSStefan Roese "(Synchronous), ", 140a47a12beSStefan Roese strmhz(buf1, sysinfo.freqDDRBus/2), 141a47a12beSStefan Roese strmhz(buf2, sysinfo.freqDDRBus)); 142a47a12beSStefan Roese } else { 143a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 144a47a12beSStefan Roese "(Asynchronous), ", 145a47a12beSStefan Roese strmhz(buf1, sysinfo.freqDDRBus/2), 146a47a12beSStefan Roese strmhz(buf2, sysinfo.freqDDRBus)); 147a47a12beSStefan Roese } 148a47a12beSStefan Roese #else 149a47a12beSStefan Roese switch (ddr_ratio) { 150a47a12beSStefan Roese case 0x0: 151a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate), ", 152a47a12beSStefan Roese strmhz(buf1, sysinfo.freqDDRBus/2), 153a47a12beSStefan Roese strmhz(buf2, sysinfo.freqDDRBus)); 154a47a12beSStefan Roese break; 155a47a12beSStefan Roese case 0x7: 156a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 157a47a12beSStefan Roese "(Synchronous), ", 158a47a12beSStefan Roese strmhz(buf1, sysinfo.freqDDRBus/2), 159a47a12beSStefan Roese strmhz(buf2, sysinfo.freqDDRBus)); 160a47a12beSStefan Roese break; 161a47a12beSStefan Roese default: 162a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 163a47a12beSStefan Roese "(Asynchronous), ", 164a47a12beSStefan Roese strmhz(buf1, sysinfo.freqDDRBus/2), 165a47a12beSStefan Roese strmhz(buf2, sysinfo.freqDDRBus)); 166a47a12beSStefan Roese break; 167a47a12beSStefan Roese } 168a47a12beSStefan Roese #endif 169a47a12beSStefan Roese 170beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC) 171a47a12beSStefan Roese if (sysinfo.freqLocalBus > LCRR_CLKDIV) { 172a47a12beSStefan Roese printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus)); 173a47a12beSStefan Roese } else { 174a47a12beSStefan Roese printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n", 175a47a12beSStefan Roese sysinfo.freqLocalBus); 176a47a12beSStefan Roese } 177beba93edSDipen Dudhat #endif 178a47a12beSStefan Roese 179a47a12beSStefan Roese #ifdef CONFIG_CPM2 180a47a12beSStefan Roese printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus)); 181a47a12beSStefan Roese #endif 182a47a12beSStefan Roese 183a47a12beSStefan Roese #ifdef CONFIG_QE 184a47a12beSStefan Roese printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE)); 185a47a12beSStefan Roese #endif 186a47a12beSStefan Roese 187a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_FMAN 188a47a12beSStefan Roese for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) { 1897eda1f8eSEmil Medve printf(" FMAN%d: %s MHz\n", i + 1, 190a47a12beSStefan Roese strmhz(buf1, sysinfo.freqFMan[i])); 191a47a12beSStefan Roese } 192a47a12beSStefan Roese #endif 193a47a12beSStefan Roese 194a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME 195a47a12beSStefan Roese printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME)); 196a47a12beSStefan Roese #endif 197a47a12beSStefan Roese 198a47a12beSStefan Roese puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n"); 199a47a12beSStefan Roese 200a47a12beSStefan Roese return 0; 201a47a12beSStefan Roese } 202a47a12beSStefan Roese 203a47a12beSStefan Roese 204a47a12beSStefan Roese /* ------------------------------------------------------------------------- */ 205a47a12beSStefan Roese 206882b7d72SMike Frysinger int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 207a47a12beSStefan Roese { 208a47a12beSStefan Roese /* Everything after the first generation of PQ3 parts has RSTCR */ 209a47a12beSStefan Roese #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \ 210a47a12beSStefan Roese defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560) 211a47a12beSStefan Roese unsigned long val, msr; 212a47a12beSStefan Roese 213a47a12beSStefan Roese /* 214a47a12beSStefan Roese * Initiate hard reset in debug control register DBCR0 215a47a12beSStefan Roese * Make sure MSR[DE] = 1. This only resets the core. 216a47a12beSStefan Roese */ 217a47a12beSStefan Roese msr = mfmsr (); 218a47a12beSStefan Roese msr |= MSR_DE; 219a47a12beSStefan Roese mtmsr (msr); 220a47a12beSStefan Roese 221a47a12beSStefan Roese val = mfspr(DBCR0); 222a47a12beSStefan Roese val |= 0x70000000; 223a47a12beSStefan Roese mtspr(DBCR0,val); 224a47a12beSStefan Roese #else 225a47a12beSStefan Roese volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 226a47a12beSStefan Roese out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */ 227a47a12beSStefan Roese udelay(100); 228a47a12beSStefan Roese #endif 229a47a12beSStefan Roese 230a47a12beSStefan Roese return 1; 231a47a12beSStefan Roese } 232a47a12beSStefan Roese 233a47a12beSStefan Roese 234a47a12beSStefan Roese /* 235a47a12beSStefan Roese * Get timebase clock frequency 236a47a12beSStefan Roese */ 23766412c63SKumar Gala #ifndef CONFIG_SYS_FSL_TBCLK_DIV 23866412c63SKumar Gala #define CONFIG_SYS_FSL_TBCLK_DIV 8 23966412c63SKumar Gala #endif 240a47a12beSStefan Roese unsigned long get_tbclk (void) 241a47a12beSStefan Roese { 24266412c63SKumar Gala unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV; 24366412c63SKumar Gala 24466412c63SKumar Gala return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div; 245a47a12beSStefan Roese } 246a47a12beSStefan Roese 247a47a12beSStefan Roese 248a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG) 249a47a12beSStefan Roese void 250a47a12beSStefan Roese watchdog_reset(void) 251a47a12beSStefan Roese { 252a47a12beSStefan Roese int re_enable = disable_interrupts(); 253a47a12beSStefan Roese reset_85xx_watchdog(); 254a47a12beSStefan Roese if (re_enable) enable_interrupts(); 255a47a12beSStefan Roese } 256a47a12beSStefan Roese 257a47a12beSStefan Roese void 258a47a12beSStefan Roese reset_85xx_watchdog(void) 259a47a12beSStefan Roese { 260a47a12beSStefan Roese /* 261a47a12beSStefan Roese * Clear TSR(WIS) bit by writing 1 262a47a12beSStefan Roese */ 263a47a12beSStefan Roese unsigned long val; 264a47a12beSStefan Roese val = mfspr(SPRN_TSR); 265a47a12beSStefan Roese val |= TSR_WIS; 266a47a12beSStefan Roese mtspr(SPRN_TSR, val); 267a47a12beSStefan Roese } 268a47a12beSStefan Roese #endif /* CONFIG_WATCHDOG */ 269a47a12beSStefan Roese 270a47a12beSStefan Roese /* 271a47a12beSStefan Roese * Initializes on-chip MMC controllers. 272a47a12beSStefan Roese * to override, implement board_mmc_init() 273a47a12beSStefan Roese */ 274a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis) 275a47a12beSStefan Roese { 276a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC 277a47a12beSStefan Roese return fsl_esdhc_mmc_init(bis); 278a47a12beSStefan Roese #else 279a47a12beSStefan Roese return 0; 280a47a12beSStefan Roese #endif 281a47a12beSStefan Roese } 282199e262eSBecky Bruce 283199e262eSBecky Bruce /* 284199e262eSBecky Bruce * Print out the state of various machine registers. 285d789b5f5SDipen Dudhat * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing 286d789b5f5SDipen Dudhat * parameters for IFC and TLBs 287199e262eSBecky Bruce */ 288199e262eSBecky Bruce void mpc85xx_reginfo(void) 289199e262eSBecky Bruce { 290199e262eSBecky Bruce print_tlbcam(); 291199e262eSBecky Bruce print_laws(); 292beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC) 293199e262eSBecky Bruce print_lbc_regs(); 294beba93edSDipen Dudhat #endif 295d789b5f5SDipen Dudhat #ifdef CONFIG_FSL_IFC 296d789b5f5SDipen Dudhat print_ifc_regs(); 297d789b5f5SDipen Dudhat #endif 298beba93edSDipen Dudhat 299199e262eSBecky Bruce } 300ebbe11ddSYork Sun 30138dba0c2SBecky Bruce /* Common ddr init for non-corenet fsl 85xx platforms */ 30238dba0c2SBecky Bruce #ifndef CONFIG_FSL_CORENET 303c1fc2d4fSZhao Chenhui #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SYS_INIT_L2_ADDR) 304c1fc2d4fSZhao Chenhui phys_size_t initdram(int board_type) 305c1fc2d4fSZhao Chenhui { 306c1fc2d4fSZhao Chenhui #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) 307c1fc2d4fSZhao Chenhui return fsl_ddr_sdram_size(); 308c1fc2d4fSZhao Chenhui #else 309c1fc2d4fSZhao Chenhui return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024; 310c1fc2d4fSZhao Chenhui #endif 311c1fc2d4fSZhao Chenhui } 312c1fc2d4fSZhao Chenhui #else /* CONFIG_SYS_RAMBOOT */ 31338dba0c2SBecky Bruce phys_size_t initdram(int board_type) 31438dba0c2SBecky Bruce { 31538dba0c2SBecky Bruce phys_size_t dram_size = 0; 31638dba0c2SBecky Bruce 317810c4427SBecky Bruce #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN) 31838dba0c2SBecky Bruce { 31938dba0c2SBecky Bruce ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 32038dba0c2SBecky Bruce unsigned int x = 10; 32138dba0c2SBecky Bruce unsigned int i; 32238dba0c2SBecky Bruce 32338dba0c2SBecky Bruce /* 32438dba0c2SBecky Bruce * Work around to stabilize DDR DLL 32538dba0c2SBecky Bruce */ 32638dba0c2SBecky Bruce out_be32(&gur->ddrdllcr, 0x81000000); 32738dba0c2SBecky Bruce asm("sync;isync;msync"); 32838dba0c2SBecky Bruce udelay(200); 32938dba0c2SBecky Bruce while (in_be32(&gur->ddrdllcr) != 0x81000100) { 33038dba0c2SBecky Bruce setbits_be32(&gur->devdisr, 0x00010000); 33138dba0c2SBecky Bruce for (i = 0; i < x; i++) 33238dba0c2SBecky Bruce ; 33338dba0c2SBecky Bruce clrbits_be32(&gur->devdisr, 0x00010000); 33438dba0c2SBecky Bruce x++; 33538dba0c2SBecky Bruce } 33638dba0c2SBecky Bruce } 33738dba0c2SBecky Bruce #endif 33838dba0c2SBecky Bruce 339*1b3e3c4fSYork Sun #if defined(CONFIG_SPD_EEPROM) || \ 340*1b3e3c4fSYork Sun defined(CONFIG_DDR_SPD) || \ 341*1b3e3c4fSYork Sun defined(CONFIG_SYS_DDR_RAW_TIMING) 34238dba0c2SBecky Bruce dram_size = fsl_ddr_sdram(); 34338dba0c2SBecky Bruce #else 34438dba0c2SBecky Bruce dram_size = fixed_sdram(); 34538dba0c2SBecky Bruce #endif 34638dba0c2SBecky Bruce dram_size = setup_ddr_tlbs(dram_size / 0x100000); 34738dba0c2SBecky Bruce dram_size *= 0x100000; 34838dba0c2SBecky Bruce 34938dba0c2SBecky Bruce #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 35038dba0c2SBecky Bruce /* 35138dba0c2SBecky Bruce * Initialize and enable DDR ECC. 35238dba0c2SBecky Bruce */ 35338dba0c2SBecky Bruce ddr_enable_ecc(dram_size); 35438dba0c2SBecky Bruce #endif 35538dba0c2SBecky Bruce 356beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC) 35738dba0c2SBecky Bruce /* Some boards also have sdram on the lbc */ 35870961ba4SBecky Bruce lbc_sdram_init(); 359beba93edSDipen Dudhat #endif 36038dba0c2SBecky Bruce 36138dba0c2SBecky Bruce puts("DDR: "); 36238dba0c2SBecky Bruce return dram_size; 36338dba0c2SBecky Bruce } 364c1fc2d4fSZhao Chenhui #endif /* CONFIG_SYS_RAMBOOT */ 36538dba0c2SBecky Bruce #endif 36638dba0c2SBecky Bruce 367ebbe11ddSYork Sun #if CONFIG_POST & CONFIG_SYS_POST_MEMORY 368ebbe11ddSYork Sun 369ebbe11ddSYork Sun /* Board-specific functions defined in each board's ddr.c */ 370ebbe11ddSYork Sun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd, 371ebbe11ddSYork Sun unsigned int ctrl_num); 372ebbe11ddSYork Sun void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn, 373ebbe11ddSYork Sun phys_addr_t *rpn); 374ebbe11ddSYork Sun unsigned int 375ebbe11ddSYork Sun setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg); 376ebbe11ddSYork Sun 377ebbe11ddSYork Sun static void dump_spd_ddr_reg(void) 378ebbe11ddSYork Sun { 379ebbe11ddSYork Sun int i, j, k, m; 380ebbe11ddSYork Sun u8 *p_8; 381ebbe11ddSYork Sun u32 *p_32; 382ebbe11ddSYork Sun ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS]; 383ebbe11ddSYork Sun generic_spd_eeprom_t 384ebbe11ddSYork Sun spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR]; 385ebbe11ddSYork Sun 386ebbe11ddSYork Sun for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) 387ebbe11ddSYork Sun fsl_ddr_get_spd(spd[i], i); 388ebbe11ddSYork Sun 389ebbe11ddSYork Sun puts("SPD data of all dimms (zero vaule is omitted)...\n"); 390ebbe11ddSYork Sun puts("Byte (hex) "); 391ebbe11ddSYork Sun k = 1; 392ebbe11ddSYork Sun for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) { 393ebbe11ddSYork Sun for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) 394ebbe11ddSYork Sun printf("Dimm%d ", k++); 395ebbe11ddSYork Sun } 396ebbe11ddSYork Sun puts("\n"); 397ebbe11ddSYork Sun for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) { 398ebbe11ddSYork Sun m = 0; 399ebbe11ddSYork Sun printf("%3d (0x%02x) ", k, k); 400ebbe11ddSYork Sun for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) { 401ebbe11ddSYork Sun for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) { 402ebbe11ddSYork Sun p_8 = (u8 *) &spd[i][j]; 403ebbe11ddSYork Sun if (p_8[k]) { 404ebbe11ddSYork Sun printf("0x%02x ", p_8[k]); 405ebbe11ddSYork Sun m++; 406ebbe11ddSYork Sun } else 407ebbe11ddSYork Sun puts(" "); 408ebbe11ddSYork Sun } 409ebbe11ddSYork Sun } 410ebbe11ddSYork Sun if (m) 411ebbe11ddSYork Sun puts("\n"); 412ebbe11ddSYork Sun else 413ebbe11ddSYork Sun puts("\r"); 414ebbe11ddSYork Sun } 415ebbe11ddSYork Sun 416ebbe11ddSYork Sun for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) { 417ebbe11ddSYork Sun switch (i) { 418ebbe11ddSYork Sun case 0: 419ebbe11ddSYork Sun ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR; 420ebbe11ddSYork Sun break; 421ebbe11ddSYork Sun #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR 422ebbe11ddSYork Sun case 1: 423ebbe11ddSYork Sun ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR; 424ebbe11ddSYork Sun break; 425ebbe11ddSYork Sun #endif 426ebbe11ddSYork Sun default: 427ebbe11ddSYork Sun printf("%s unexpected controller number = %u\n", 428ebbe11ddSYork Sun __func__, i); 429ebbe11ddSYork Sun return; 430ebbe11ddSYork Sun } 431ebbe11ddSYork Sun } 432ebbe11ddSYork Sun printf("DDR registers dump for all controllers " 433ebbe11ddSYork Sun "(zero vaule is omitted)...\n"); 434ebbe11ddSYork Sun puts("Offset (hex) "); 435ebbe11ddSYork Sun for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) 436ebbe11ddSYork Sun printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF); 437ebbe11ddSYork Sun puts("\n"); 438ebbe11ddSYork Sun for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) { 439ebbe11ddSYork Sun m = 0; 440ebbe11ddSYork Sun printf("%6d (0x%04x)", k * 4, k * 4); 441ebbe11ddSYork Sun for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) { 442ebbe11ddSYork Sun p_32 = (u32 *) ddr[i]; 443ebbe11ddSYork Sun if (p_32[k]) { 444ebbe11ddSYork Sun printf(" 0x%08x", p_32[k]); 445ebbe11ddSYork Sun m++; 446ebbe11ddSYork Sun } else 447ebbe11ddSYork Sun puts(" "); 448ebbe11ddSYork Sun } 449ebbe11ddSYork Sun if (m) 450ebbe11ddSYork Sun puts("\n"); 451ebbe11ddSYork Sun else 452ebbe11ddSYork Sun puts("\r"); 453ebbe11ddSYork Sun } 454ebbe11ddSYork Sun puts("\n"); 455ebbe11ddSYork Sun } 456ebbe11ddSYork Sun 457ebbe11ddSYork Sun /* invalid the TLBs for DDR and setup new ones to cover p_addr */ 458ebbe11ddSYork Sun static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset) 459ebbe11ddSYork Sun { 460ebbe11ddSYork Sun u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE; 461ebbe11ddSYork Sun unsigned long epn; 462ebbe11ddSYork Sun u32 tsize, valid, ptr; 463ebbe11ddSYork Sun phys_addr_t rpn = 0; 464ebbe11ddSYork Sun int ddr_esel; 465ebbe11ddSYork Sun 466ebbe11ddSYork Sun ptr = vstart; 467ebbe11ddSYork Sun 468ebbe11ddSYork Sun while (ptr < (vstart + size)) { 469ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1); 470ebbe11ddSYork Sun if (ddr_esel != -1) { 471ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn); 472ebbe11ddSYork Sun disable_tlb(ddr_esel); 473ebbe11ddSYork Sun } 474ebbe11ddSYork Sun ptr += TSIZE_TO_BYTES(tsize); 475ebbe11ddSYork Sun } 476ebbe11ddSYork Sun 477ebbe11ddSYork Sun /* Setup new tlb to cover the physical address */ 478ebbe11ddSYork Sun setup_ddr_tlbs_phys(p_addr, size>>20); 479ebbe11ddSYork Sun 480ebbe11ddSYork Sun ptr = vstart; 481ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1); 482ebbe11ddSYork Sun if (ddr_esel != -1) { 483ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset); 484ebbe11ddSYork Sun } else { 485ebbe11ddSYork Sun printf("TLB error in function %s\n", __func__); 486ebbe11ddSYork Sun return -1; 487ebbe11ddSYork Sun } 488ebbe11ddSYork Sun 489ebbe11ddSYork Sun return 0; 490ebbe11ddSYork Sun } 491ebbe11ddSYork Sun 492ebbe11ddSYork Sun /* 493ebbe11ddSYork Sun * slide the testing window up to test another area 494ebbe11ddSYork Sun * for 32_bit system, the maximum testable memory is limited to 495ebbe11ddSYork Sun * CONFIG_MAX_MEM_MAPPED 496ebbe11ddSYork Sun */ 497ebbe11ddSYork Sun int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset) 498ebbe11ddSYork Sun { 499ebbe11ddSYork Sun phys_addr_t test_cap, p_addr; 500ebbe11ddSYork Sun phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED); 501ebbe11ddSYork Sun 502ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \ 503ebbe11ddSYork Sun !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \ 504ebbe11ddSYork Sun (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull) 505ebbe11ddSYork Sun test_cap = p_size; 506ebbe11ddSYork Sun #else 507ebbe11ddSYork Sun test_cap = gd->ram_size; 508ebbe11ddSYork Sun #endif 509ebbe11ddSYork Sun p_addr = (*vstart) + (*size) + (*phys_offset); 510ebbe11ddSYork Sun if (p_addr < test_cap - 1) { 511ebbe11ddSYork Sun p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED); 512ebbe11ddSYork Sun if (reset_tlb(p_addr, p_size, phys_offset) == -1) 513ebbe11ddSYork Sun return -1; 514ebbe11ddSYork Sun *vstart = CONFIG_SYS_DDR_SDRAM_BASE; 515ebbe11ddSYork Sun *size = (u32) p_size; 516ebbe11ddSYork Sun printf("Testing 0x%08llx - 0x%08llx\n", 517ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset), 518ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset) + (*size) - 1); 519ebbe11ddSYork Sun } else 520ebbe11ddSYork Sun return 1; 521ebbe11ddSYork Sun 522ebbe11ddSYork Sun return 0; 523ebbe11ddSYork Sun } 524ebbe11ddSYork Sun 525ebbe11ddSYork Sun /* initialization for testing area */ 526ebbe11ddSYork Sun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset) 527ebbe11ddSYork Sun { 528ebbe11ddSYork Sun phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED); 529ebbe11ddSYork Sun 530ebbe11ddSYork Sun *vstart = CONFIG_SYS_DDR_SDRAM_BASE; 531ebbe11ddSYork Sun *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */ 532ebbe11ddSYork Sun *phys_offset = 0; 533ebbe11ddSYork Sun 534ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \ 535ebbe11ddSYork Sun !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \ 536ebbe11ddSYork Sun (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull) 537ebbe11ddSYork Sun if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) { 538ebbe11ddSYork Sun puts("Cannot test more than "); 539ebbe11ddSYork Sun print_size(CONFIG_MAX_MEM_MAPPED, 540ebbe11ddSYork Sun " without proper 36BIT support.\n"); 541ebbe11ddSYork Sun } 542ebbe11ddSYork Sun #endif 543ebbe11ddSYork Sun printf("Testing 0x%08llx - 0x%08llx\n", 544ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset), 545ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset) + (*size) - 1); 546ebbe11ddSYork Sun 547ebbe11ddSYork Sun return 0; 548ebbe11ddSYork Sun } 549ebbe11ddSYork Sun 550ebbe11ddSYork Sun /* invalid TLBs for DDR and remap as normal after testing */ 551ebbe11ddSYork Sun int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset) 552ebbe11ddSYork Sun { 553ebbe11ddSYork Sun unsigned long epn; 554ebbe11ddSYork Sun u32 tsize, valid, ptr; 555ebbe11ddSYork Sun phys_addr_t rpn = 0; 556ebbe11ddSYork Sun int ddr_esel; 557ebbe11ddSYork Sun 558ebbe11ddSYork Sun /* disable the TLBs for this testing */ 559ebbe11ddSYork Sun ptr = *vstart; 560ebbe11ddSYork Sun 561ebbe11ddSYork Sun while (ptr < (*vstart) + (*size)) { 562ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1); 563ebbe11ddSYork Sun if (ddr_esel != -1) { 564ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn); 565ebbe11ddSYork Sun disable_tlb(ddr_esel); 566ebbe11ddSYork Sun } 567ebbe11ddSYork Sun ptr += TSIZE_TO_BYTES(tsize); 568ebbe11ddSYork Sun } 569ebbe11ddSYork Sun 570ebbe11ddSYork Sun puts("Remap DDR "); 571ebbe11ddSYork Sun setup_ddr_tlbs(gd->ram_size>>20); 572ebbe11ddSYork Sun puts("\n"); 573ebbe11ddSYork Sun 574ebbe11ddSYork Sun return 0; 575ebbe11ddSYork Sun } 576ebbe11ddSYork Sun 577ebbe11ddSYork Sun void arch_memory_failure_handle(void) 578ebbe11ddSYork Sun { 579ebbe11ddSYork Sun dump_spd_ddr_reg(); 580ebbe11ddSYork Sun } 581ebbe11ddSYork Sun #endif 582