1a47a12beSStefan Roese /* 2beba93edSDipen Dudhat * Copyright 2004,2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * (C) Copyright 2002, 2003 Motorola Inc. 4a47a12beSStefan Roese * Xianghua Xiao (X.Xiao@motorola.com) 5a47a12beSStefan Roese * 6a47a12beSStefan Roese * (C) Copyright 2000 7a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 8a47a12beSStefan Roese * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10a47a12beSStefan Roese */ 11a47a12beSStefan Roese 12a47a12beSStefan Roese #include <config.h> 13a47a12beSStefan Roese #include <common.h> 14a47a12beSStefan Roese #include <watchdog.h> 15a47a12beSStefan Roese #include <command.h> 16a47a12beSStefan Roese #include <fsl_esdhc.h> 17a47a12beSStefan Roese #include <asm/cache.h> 18a47a12beSStefan Roese #include <asm/io.h> 19199e262eSBecky Bruce #include <asm/mmu.h> 200b66513bSYork Sun #include <fsl_ifc.h> 21199e262eSBecky Bruce #include <asm/fsl_law.h> 2238dba0c2SBecky Bruce #include <asm/fsl_lbc.h> 23ebbe11ddSYork Sun #include <post.h> 24ebbe11ddSYork Sun #include <asm/processor.h> 255614e71bSYork Sun #include <fsl_ddr_sdram.h> 26a47a12beSStefan Roese 27a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 28a47a12beSStefan Roese 29c18de0d7SIra W. Snyder /* 30c18de0d7SIra W. Snyder * Default board reset function 31c18de0d7SIra W. Snyder */ 32c18de0d7SIra W. Snyder static void 33c18de0d7SIra W. Snyder __board_reset(void) 34c18de0d7SIra W. Snyder { 35c18de0d7SIra W. Snyder /* Do nothing */ 36c18de0d7SIra W. Snyder } 37c18de0d7SIra W. Snyder void board_reset(void) __attribute__((weak, alias("__board_reset"))); 38c18de0d7SIra W. Snyder 39a47a12beSStefan Roese int checkcpu (void) 40a47a12beSStefan Roese { 41a47a12beSStefan Roese sys_info_t sysinfo; 42a47a12beSStefan Roese uint pvr, svr; 43a47a12beSStefan Roese uint ver; 44a47a12beSStefan Roese uint major, minor; 45a47a12beSStefan Roese struct cpu_type *cpu; 46a47a12beSStefan Roese char buf1[32], buf2[32]; 47f165bc35SYork Sun #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET) 48f165bc35SYork Sun ccsr_gur_t __iomem *gur = 49f165bc35SYork Sun (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 50f165bc35SYork Sun #endif 5198ffa190SYork Sun 5298ffa190SYork Sun /* 5398ffa190SYork Sun * Cornet platforms use ddr sync bit in RCW to indicate sync vs async 5498ffa190SYork Sun * mode. Previous platform use ddr ratio to do the same. This 5598ffa190SYork Sun * information is only for display here. 5698ffa190SYork Sun */ 5798ffa190SYork Sun #ifdef CONFIG_FSL_CORENET 5898ffa190SYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 5998ffa190SYork Sun u32 ddr_sync = 0; /* only async mode is supported */ 6098ffa190SYork Sun #else 6198ffa190SYork Sun u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC) 6298ffa190SYork Sun >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT; 6398ffa190SYork Sun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ 6498ffa190SYork Sun #else /* CONFIG_FSL_CORENET */ 65ab48ca1aSSrikanth Srinivasan #ifdef CONFIG_DDR_CLK_FREQ 66ab48ca1aSSrikanth Srinivasan u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO) 67ab48ca1aSSrikanth Srinivasan >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT; 68ab48ca1aSSrikanth Srinivasan #else 69a47a12beSStefan Roese u32 ddr_ratio = 0; 70a47a12beSStefan Roese #endif /* CONFIG_DDR_CLK_FREQ */ 7198ffa190SYork Sun #endif /* CONFIG_FSL_CORENET */ 7298ffa190SYork Sun 73fbb9ecf7STimur Tabi unsigned int i, core, nr_cores = cpu_numcores(); 74fbb9ecf7STimur Tabi u32 mask = cpu_mask(); 75a47a12beSStefan Roese 76b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS 77b8bf0adcSShaveta Leekha unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores(); 78b8bf0adcSShaveta Leekha u32 dsp_mask = cpu_dsp_mask(); 79b8bf0adcSShaveta Leekha #endif 80b8bf0adcSShaveta Leekha 81a47a12beSStefan Roese svr = get_svr(); 82a47a12beSStefan Roese major = SVR_MAJ(svr); 83a47a12beSStefan Roese minor = SVR_MIN(svr); 84a47a12beSStefan Roese 855122dfaeSShengzhou Liu #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500) 865122dfaeSShengzhou Liu if (SVR_SOC_VER(svr) == SVR_T4080) { 875122dfaeSShengzhou Liu ccsr_rcpm_t *rcpm = 885122dfaeSShengzhou Liu (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); 895122dfaeSShengzhou Liu 905122dfaeSShengzhou Liu setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 || 915122dfaeSShengzhou Liu FSL_CORENET_DEVDISR2_DTSEC1_9); 925122dfaeSShengzhou Liu setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3); 935122dfaeSShengzhou Liu setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3); 945122dfaeSShengzhou Liu 955122dfaeSShengzhou Liu /* It needs SW to disable core4~7 as HW design sake on T4080 */ 965122dfaeSShengzhou Liu for (i = 4; i < 8; i++) 975122dfaeSShengzhou Liu cpu_disable(i); 985122dfaeSShengzhou Liu 995122dfaeSShengzhou Liu /* request core4~7 into PH20 state, prior to entering PCL10 1005122dfaeSShengzhou Liu * state, all cores in cluster should be placed in PH20 state. 1015122dfaeSShengzhou Liu */ 1025122dfaeSShengzhou Liu setbits_be32(&rcpm->pcph20setr, 0xf0); 1035122dfaeSShengzhou Liu 1045122dfaeSShengzhou Liu /* put the 2nd cluster into PCL10 state */ 1055122dfaeSShengzhou Liu setbits_be32(&rcpm->clpcl10setr, 1 << 1); 1065122dfaeSShengzhou Liu } 1075122dfaeSShengzhou Liu #endif 1085122dfaeSShengzhou Liu 109a47a12beSStefan Roese if (cpu_numcores() > 1) { 110a47a12beSStefan Roese #ifndef CONFIG_MP 111a47a12beSStefan Roese puts("Unicore software on multiprocessor system!!\n" 112a47a12beSStefan Roese "To enable mutlticore build define CONFIG_MP\n"); 113a47a12beSStefan Roese #endif 114680c613aSKim Phillips volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR); 115a47a12beSStefan Roese printf("CPU%d: ", pic->whoami); 116a47a12beSStefan Roese } else { 117a47a12beSStefan Roese puts("CPU: "); 118a47a12beSStefan Roese } 119a47a12beSStefan Roese 12067ac13b1SSimon Glass cpu = gd->arch.cpu; 121a47a12beSStefan Roese 122a47a12beSStefan Roese puts(cpu->name); 123a47a12beSStefan Roese if (IS_E_PROCESSOR(svr)) 124a47a12beSStefan Roese puts("E"); 125a47a12beSStefan Roese 126a47a12beSStefan Roese printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr); 127a47a12beSStefan Roese 128a47a12beSStefan Roese pvr = get_pvr(); 129a47a12beSStefan Roese ver = PVR_VER(pvr); 130a47a12beSStefan Roese major = PVR_MAJ(pvr); 131a47a12beSStefan Roese minor = PVR_MIN(pvr); 132a47a12beSStefan Roese 133a47a12beSStefan Roese printf("Core: "); 1348992738dSKumar Gala switch(ver) { 1358992738dSKumar Gala case PVR_VER_E500_V1: 1368992738dSKumar Gala case PVR_VER_E500_V2: 1376770c5e2SFabio Estevam puts("e500"); 138a47a12beSStefan Roese break; 1398992738dSKumar Gala case PVR_VER_E500MC: 1406770c5e2SFabio Estevam puts("e500mc"); 1412a3a96caSKumar Gala break; 1428992738dSKumar Gala case PVR_VER_E5500: 1436770c5e2SFabio Estevam puts("e5500"); 1442a3a96caSKumar Gala break; 1455b6b85aeSKumar Gala case PVR_VER_E6500: 1466770c5e2SFabio Estevam puts("e6500"); 1475b6b85aeSKumar Gala break; 148a47a12beSStefan Roese default: 149a47a12beSStefan Roese puts("Unknown"); 150a47a12beSStefan Roese break; 151a47a12beSStefan Roese } 152a47a12beSStefan Roese 153a47a12beSStefan Roese printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr); 154a47a12beSStefan Roese 1552f1712b2SYork Sun if (nr_cores > CONFIG_MAX_CPUS) { 1562f1712b2SYork Sun panic("\nUnexpected number of cores: %d, max is %d\n", 1572f1712b2SYork Sun nr_cores, CONFIG_MAX_CPUS); 1582f1712b2SYork Sun } 1592f1712b2SYork Sun 160a47a12beSStefan Roese get_sys_info(&sysinfo); 161a47a12beSStefan Roese 1620c12a159Svijay rai #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK 1630c12a159Svijay rai if (sysinfo.diff_sysclk == 1) 1640c12a159Svijay rai puts("Single Source Clock Configuration\n"); 1650c12a159Svijay rai #endif 1660c12a159Svijay rai 167a47a12beSStefan Roese puts("Clock Configuration:"); 168fbb9ecf7STimur Tabi for_each_cpu(i, core, nr_cores, mask) { 169a47a12beSStefan Roese if (!(i & 3)) 170a47a12beSStefan Roese printf ("\n "); 171fbb9ecf7STimur Tabi printf("CPU%d:%-4s MHz, ", core, 172997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_processor[core])); 173a47a12beSStefan Roese } 174b8bf0adcSShaveta Leekha 175b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS 176b8bf0adcSShaveta Leekha for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) { 177b8bf0adcSShaveta Leekha if (!(j & 3)) 178b8bf0adcSShaveta Leekha printf("\n "); 179b8bf0adcSShaveta Leekha printf("DSP CPU%d:%-4s MHz, ", j, 180b8bf0adcSShaveta Leekha strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core])); 181b8bf0adcSShaveta Leekha } 182b8bf0adcSShaveta Leekha #endif 183b8bf0adcSShaveta Leekha 184997399faSPrabhakar Kushwaha printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus)); 185997399faSPrabhakar Kushwaha printf("\n"); 186a47a12beSStefan Roese 187a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET 188a47a12beSStefan Roese if (ddr_sync == 1) { 189a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 190a47a12beSStefan Roese "(Synchronous), ", 191997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2), 192997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus)); 193a47a12beSStefan Roese } else { 194a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 195a47a12beSStefan Roese "(Asynchronous), ", 196997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2), 197997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus)); 198a47a12beSStefan Roese } 199a47a12beSStefan Roese #else 200a47a12beSStefan Roese switch (ddr_ratio) { 201a47a12beSStefan Roese case 0x0: 202a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate), ", 203997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2), 204997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus)); 205a47a12beSStefan Roese break; 206a47a12beSStefan Roese case 0x7: 207a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 208a47a12beSStefan Roese "(Synchronous), ", 209997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2), 210997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus)); 211a47a12beSStefan Roese break; 212a47a12beSStefan Roese default: 213a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) " 214a47a12beSStefan Roese "(Asynchronous), ", 215997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2), 216997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus)); 217a47a12beSStefan Roese break; 218a47a12beSStefan Roese } 219a47a12beSStefan Roese #endif 220a47a12beSStefan Roese 221beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC) 222997399faSPrabhakar Kushwaha if (sysinfo.freq_localbus > LCRR_CLKDIV) { 223997399faSPrabhakar Kushwaha printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus)); 224a47a12beSStefan Roese } else { 225a47a12beSStefan Roese printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n", 226997399faSPrabhakar Kushwaha sysinfo.freq_localbus); 227a47a12beSStefan Roese } 228beba93edSDipen Dudhat #endif 229a47a12beSStefan Roese 230800c73c4SKumar Gala #if defined(CONFIG_FSL_IFC) 231997399faSPrabhakar Kushwaha printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus)); 232800c73c4SKumar Gala #endif 233800c73c4SKumar Gala 234a47a12beSStefan Roese #ifdef CONFIG_CPM2 235997399faSPrabhakar Kushwaha printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freq_systembus)); 236a47a12beSStefan Roese #endif 237a47a12beSStefan Roese 238a47a12beSStefan Roese #ifdef CONFIG_QE 239997399faSPrabhakar Kushwaha printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe)); 240a47a12beSStefan Roese #endif 241a47a12beSStefan Roese 242b8bf0adcSShaveta Leekha #if defined(CONFIG_SYS_CPRI) 243b8bf0adcSShaveta Leekha printf(" "); 244b8bf0adcSShaveta Leekha printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri)); 245b8bf0adcSShaveta Leekha #endif 246b8bf0adcSShaveta Leekha 247b8bf0adcSShaveta Leekha #if defined(CONFIG_SYS_MAPLE) 248b8bf0adcSShaveta Leekha printf("\n "); 249b8bf0adcSShaveta Leekha printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple)); 250b8bf0adcSShaveta Leekha printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb)); 251b8bf0adcSShaveta Leekha printf("MAPLE-eTVPE:%-4s MHz\n", 252b8bf0adcSShaveta Leekha strmhz(buf1, sysinfo.freq_maple_etvpe)); 253b8bf0adcSShaveta Leekha #endif 254b8bf0adcSShaveta Leekha 255a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_FMAN 256a47a12beSStefan Roese for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) { 2577eda1f8eSEmil Medve printf(" FMAN%d: %s MHz\n", i + 1, 258997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_fman[i])); 259a47a12beSStefan Roese } 260a47a12beSStefan Roese #endif 261a47a12beSStefan Roese 262990e1a8cSHaiying Wang #ifdef CONFIG_SYS_DPAA_QBMAN 263997399faSPrabhakar Kushwaha printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman)); 264990e1a8cSHaiying Wang #endif 265990e1a8cSHaiying Wang 266a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME 267997399faSPrabhakar Kushwaha printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme)); 268a47a12beSStefan Roese #endif 269a47a12beSStefan Roese 2706b44d9e5SShruti Kanetkar puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n"); 271a47a12beSStefan Roese 272f165bc35SYork Sun #ifdef CONFIG_FSL_CORENET 273f165bc35SYork Sun /* Display the RCW, so that no one gets confused as to what RCW 274f165bc35SYork Sun * we're actually using for this boot. 275f165bc35SYork Sun */ 276f165bc35SYork Sun puts("Reset Configuration Word (RCW):"); 277f165bc35SYork Sun for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) { 278f165bc35SYork Sun u32 rcw = in_be32(&gur->rcwsr[i]); 279f165bc35SYork Sun 280f165bc35SYork Sun if ((i % 4) == 0) 281f165bc35SYork Sun printf("\n %08x:", i * 4); 282f165bc35SYork Sun printf(" %08x", rcw); 283f165bc35SYork Sun } 284f165bc35SYork Sun puts("\n"); 285f165bc35SYork Sun #endif 286f165bc35SYork Sun 287a47a12beSStefan Roese return 0; 288a47a12beSStefan Roese } 289a47a12beSStefan Roese 290a47a12beSStefan Roese 291a47a12beSStefan Roese /* ------------------------------------------------------------------------- */ 292a47a12beSStefan Roese 293882b7d72SMike Frysinger int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 294a47a12beSStefan Roese { 295a47a12beSStefan Roese /* Everything after the first generation of PQ3 parts has RSTCR */ 2963aff3082SYork Sun #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \ 29799d0a312SYork Sun defined(CONFIG_ARCH_MPC8555) || defined(CONFIG_ARCH_MPC8560) 298a47a12beSStefan Roese unsigned long val, msr; 299a47a12beSStefan Roese 300a47a12beSStefan Roese /* 301a47a12beSStefan Roese * Initiate hard reset in debug control register DBCR0 302a47a12beSStefan Roese * Make sure MSR[DE] = 1. This only resets the core. 303a47a12beSStefan Roese */ 304a47a12beSStefan Roese msr = mfmsr (); 305a47a12beSStefan Roese msr |= MSR_DE; 306a47a12beSStefan Roese mtmsr (msr); 307a47a12beSStefan Roese 308a47a12beSStefan Roese val = mfspr(DBCR0); 309a47a12beSStefan Roese val |= 0x70000000; 310a47a12beSStefan Roese mtspr(DBCR0,val); 311a47a12beSStefan Roese #else 312a47a12beSStefan Roese volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 313c18de0d7SIra W. Snyder 314c18de0d7SIra W. Snyder /* Attempt board-specific reset */ 315c18de0d7SIra W. Snyder board_reset(); 316c18de0d7SIra W. Snyder 317c18de0d7SIra W. Snyder /* Next try asserting HRESET_REQ */ 318c18de0d7SIra W. Snyder out_be32(&gur->rstcr, 0x2); 319a47a12beSStefan Roese udelay(100); 320a47a12beSStefan Roese #endif 321a47a12beSStefan Roese 322a47a12beSStefan Roese return 1; 323a47a12beSStefan Roese } 324a47a12beSStefan Roese 325a47a12beSStefan Roese 326a47a12beSStefan Roese /* 327a47a12beSStefan Roese * Get timebase clock frequency 328a47a12beSStefan Roese */ 32966412c63SKumar Gala #ifndef CONFIG_SYS_FSL_TBCLK_DIV 33066412c63SKumar Gala #define CONFIG_SYS_FSL_TBCLK_DIV 8 33166412c63SKumar Gala #endif 332fa08d395SAlexander Graf __weak unsigned long get_tbclk (void) 333a47a12beSStefan Roese { 33466412c63SKumar Gala unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV; 33566412c63SKumar Gala 33666412c63SKumar Gala return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div; 337a47a12beSStefan Roese } 338a47a12beSStefan Roese 339a47a12beSStefan Roese 340a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG) 3410f8062b2SBoschung, Rainer #define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE) 3420f8062b2SBoschung, Rainer void 3430f8062b2SBoschung, Rainer init_85xx_watchdog(void) 3440f8062b2SBoschung, Rainer { 3450f8062b2SBoschung, Rainer mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) | 3460f8062b2SBoschung, Rainer TCR_WP(CONFIG_WATCHDOG_PRESC) | TCR_WRC(CONFIG_WATCHDOG_RC)); 3470f8062b2SBoschung, Rainer } 3480f8062b2SBoschung, Rainer 349a47a12beSStefan Roese void 350a47a12beSStefan Roese reset_85xx_watchdog(void) 351a47a12beSStefan Roese { 352a47a12beSStefan Roese /* 353a47a12beSStefan Roese * Clear TSR(WIS) bit by writing 1 354a47a12beSStefan Roese */ 355320d53daSMark Marshall mtspr(SPRN_TSR, TSR_WIS); 356a47a12beSStefan Roese } 357df616caeSHorst Kronstorfer 358df616caeSHorst Kronstorfer void 359df616caeSHorst Kronstorfer watchdog_reset(void) 360df616caeSHorst Kronstorfer { 361df616caeSHorst Kronstorfer int re_enable = disable_interrupts(); 362df616caeSHorst Kronstorfer 363df616caeSHorst Kronstorfer reset_85xx_watchdog(); 364df616caeSHorst Kronstorfer if (re_enable) 365df616caeSHorst Kronstorfer enable_interrupts(); 366df616caeSHorst Kronstorfer } 367a47a12beSStefan Roese #endif /* CONFIG_WATCHDOG */ 368a47a12beSStefan Roese 369a47a12beSStefan Roese /* 370a47a12beSStefan Roese * Initializes on-chip MMC controllers. 371a47a12beSStefan Roese * to override, implement board_mmc_init() 372a47a12beSStefan Roese */ 373a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis) 374a47a12beSStefan Roese { 375a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC 376a47a12beSStefan Roese return fsl_esdhc_mmc_init(bis); 377a47a12beSStefan Roese #else 378a47a12beSStefan Roese return 0; 379a47a12beSStefan Roese #endif 380a47a12beSStefan Roese } 381199e262eSBecky Bruce 382199e262eSBecky Bruce /* 383199e262eSBecky Bruce * Print out the state of various machine registers. 384d789b5f5SDipen Dudhat * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing 385d789b5f5SDipen Dudhat * parameters for IFC and TLBs 386199e262eSBecky Bruce */ 387199e262eSBecky Bruce void mpc85xx_reginfo(void) 388199e262eSBecky Bruce { 389199e262eSBecky Bruce print_tlbcam(); 390199e262eSBecky Bruce print_laws(); 391beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC) 392199e262eSBecky Bruce print_lbc_regs(); 393beba93edSDipen Dudhat #endif 394d789b5f5SDipen Dudhat #ifdef CONFIG_FSL_IFC 395d789b5f5SDipen Dudhat print_ifc_regs(); 396d789b5f5SDipen Dudhat #endif 397beba93edSDipen Dudhat 398199e262eSBecky Bruce } 399ebbe11ddSYork Sun 40038dba0c2SBecky Bruce /* Common ddr init for non-corenet fsl 85xx platforms */ 40138dba0c2SBecky Bruce #ifndef CONFIG_FSL_CORENET 402c97cd1baSScott Wood #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \ 403c97cd1baSScott Wood !defined(CONFIG_SYS_INIT_L2_ADDR) 404*088454cdSSimon Glass int initdram(void) 405c1fc2d4fSZhao Chenhui { 406fa08d395SAlexander Graf #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \ 40710343403SYork Sun defined(CONFIG_ARCH_QEMU_E500) 408*088454cdSSimon Glass gd->ram_size = fsl_ddr_sdram_size(); 409c1fc2d4fSZhao Chenhui #else 410*088454cdSSimon Glass gd->ram_size = (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024; 411c1fc2d4fSZhao Chenhui #endif 412*088454cdSSimon Glass 413*088454cdSSimon Glass return 0; 414c1fc2d4fSZhao Chenhui } 415c1fc2d4fSZhao Chenhui #else /* CONFIG_SYS_RAMBOOT */ 416*088454cdSSimon Glass int initdram(void) 41738dba0c2SBecky Bruce { 41838dba0c2SBecky Bruce phys_size_t dram_size = 0; 41938dba0c2SBecky Bruce 420810c4427SBecky Bruce #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN) 42138dba0c2SBecky Bruce { 42238dba0c2SBecky Bruce ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 42338dba0c2SBecky Bruce unsigned int x = 10; 42438dba0c2SBecky Bruce unsigned int i; 42538dba0c2SBecky Bruce 42638dba0c2SBecky Bruce /* 42738dba0c2SBecky Bruce * Work around to stabilize DDR DLL 42838dba0c2SBecky Bruce */ 42938dba0c2SBecky Bruce out_be32(&gur->ddrdllcr, 0x81000000); 43038dba0c2SBecky Bruce asm("sync;isync;msync"); 43138dba0c2SBecky Bruce udelay(200); 43238dba0c2SBecky Bruce while (in_be32(&gur->ddrdllcr) != 0x81000100) { 43338dba0c2SBecky Bruce setbits_be32(&gur->devdisr, 0x00010000); 43438dba0c2SBecky Bruce for (i = 0; i < x; i++) 43538dba0c2SBecky Bruce ; 43638dba0c2SBecky Bruce clrbits_be32(&gur->devdisr, 0x00010000); 43738dba0c2SBecky Bruce x++; 43838dba0c2SBecky Bruce } 43938dba0c2SBecky Bruce } 44038dba0c2SBecky Bruce #endif 44138dba0c2SBecky Bruce 4421b3e3c4fSYork Sun #if defined(CONFIG_SPD_EEPROM) || \ 4431b3e3c4fSYork Sun defined(CONFIG_DDR_SPD) || \ 4441b3e3c4fSYork Sun defined(CONFIG_SYS_DDR_RAW_TIMING) 44538dba0c2SBecky Bruce dram_size = fsl_ddr_sdram(); 44638dba0c2SBecky Bruce #else 44738dba0c2SBecky Bruce dram_size = fixed_sdram(); 44838dba0c2SBecky Bruce #endif 44938dba0c2SBecky Bruce dram_size = setup_ddr_tlbs(dram_size / 0x100000); 45038dba0c2SBecky Bruce dram_size *= 0x100000; 45138dba0c2SBecky Bruce 45238dba0c2SBecky Bruce #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 45338dba0c2SBecky Bruce /* 45438dba0c2SBecky Bruce * Initialize and enable DDR ECC. 45538dba0c2SBecky Bruce */ 45638dba0c2SBecky Bruce ddr_enable_ecc(dram_size); 45738dba0c2SBecky Bruce #endif 45838dba0c2SBecky Bruce 459beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC) 46038dba0c2SBecky Bruce /* Some boards also have sdram on the lbc */ 46170961ba4SBecky Bruce lbc_sdram_init(); 462beba93edSDipen Dudhat #endif 46338dba0c2SBecky Bruce 46421cd5815SWolfgang Denk debug("DDR: "); 465*088454cdSSimon Glass gd->ram_size = dram_size; 466*088454cdSSimon Glass 467*088454cdSSimon Glass return 0; 46838dba0c2SBecky Bruce } 469c1fc2d4fSZhao Chenhui #endif /* CONFIG_SYS_RAMBOOT */ 47038dba0c2SBecky Bruce #endif 47138dba0c2SBecky Bruce 472ebbe11ddSYork Sun #if CONFIG_POST & CONFIG_SYS_POST_MEMORY 473ebbe11ddSYork Sun 474ebbe11ddSYork Sun /* Board-specific functions defined in each board's ddr.c */ 475ebbe11ddSYork Sun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd, 4761d71efbbSYork Sun unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl); 477ebbe11ddSYork Sun void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn, 478ebbe11ddSYork Sun phys_addr_t *rpn); 479ebbe11ddSYork Sun unsigned int 480ebbe11ddSYork Sun setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg); 481ebbe11ddSYork Sun 4829cdfe281SBecky Bruce void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg); 4839cdfe281SBecky Bruce 484ebbe11ddSYork Sun static void dump_spd_ddr_reg(void) 485ebbe11ddSYork Sun { 486ebbe11ddSYork Sun int i, j, k, m; 487ebbe11ddSYork Sun u8 *p_8; 488ebbe11ddSYork Sun u32 *p_32; 48951370d56SYork Sun struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS]; 490ebbe11ddSYork Sun generic_spd_eeprom_t 49151370d56SYork Sun spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR]; 492ebbe11ddSYork Sun 49351370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) 4941d71efbbSYork Sun fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR); 495ebbe11ddSYork Sun 496fc0b5948SRobert P. J. Day puts("SPD data of all dimms (zero value is omitted)...\n"); 497ebbe11ddSYork Sun puts("Byte (hex) "); 498ebbe11ddSYork Sun k = 1; 49951370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) { 500ebbe11ddSYork Sun for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) 501ebbe11ddSYork Sun printf("Dimm%d ", k++); 502ebbe11ddSYork Sun } 503ebbe11ddSYork Sun puts("\n"); 504ebbe11ddSYork Sun for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) { 505ebbe11ddSYork Sun m = 0; 506ebbe11ddSYork Sun printf("%3d (0x%02x) ", k, k); 50751370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) { 508ebbe11ddSYork Sun for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) { 509ebbe11ddSYork Sun p_8 = (u8 *) &spd[i][j]; 510ebbe11ddSYork Sun if (p_8[k]) { 511ebbe11ddSYork Sun printf("0x%02x ", p_8[k]); 512ebbe11ddSYork Sun m++; 513ebbe11ddSYork Sun } else 514ebbe11ddSYork Sun puts(" "); 515ebbe11ddSYork Sun } 516ebbe11ddSYork Sun } 517ebbe11ddSYork Sun if (m) 518ebbe11ddSYork Sun puts("\n"); 519ebbe11ddSYork Sun else 520ebbe11ddSYork Sun puts("\r"); 521ebbe11ddSYork Sun } 522ebbe11ddSYork Sun 52351370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) { 524ebbe11ddSYork Sun switch (i) { 525ebbe11ddSYork Sun case 0: 5265614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR; 527ebbe11ddSYork Sun break; 52851370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1) 529ebbe11ddSYork Sun case 1: 5305614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 531ebbe11ddSYork Sun break; 532ebbe11ddSYork Sun #endif 53351370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2) 534a4c66509SYork Sun case 2: 5355614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 536a4c66509SYork Sun break; 537a4c66509SYork Sun #endif 53851370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3) 539a4c66509SYork Sun case 3: 5405614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 541a4c66509SYork Sun break; 542a4c66509SYork Sun #endif 543ebbe11ddSYork Sun default: 544ebbe11ddSYork Sun printf("%s unexpected controller number = %u\n", 545ebbe11ddSYork Sun __func__, i); 546ebbe11ddSYork Sun return; 547ebbe11ddSYork Sun } 548ebbe11ddSYork Sun } 549ebbe11ddSYork Sun printf("DDR registers dump for all controllers " 550fc0b5948SRobert P. J. Day "(zero value is omitted)...\n"); 551ebbe11ddSYork Sun puts("Offset (hex) "); 55251370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) 553ebbe11ddSYork Sun printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF); 554ebbe11ddSYork Sun puts("\n"); 5559a17eb5bSYork Sun for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) { 556ebbe11ddSYork Sun m = 0; 557ebbe11ddSYork Sun printf("%6d (0x%04x)", k * 4, k * 4); 55851370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) { 559ebbe11ddSYork Sun p_32 = (u32 *) ddr[i]; 560ebbe11ddSYork Sun if (p_32[k]) { 561ebbe11ddSYork Sun printf(" 0x%08x", p_32[k]); 562ebbe11ddSYork Sun m++; 563ebbe11ddSYork Sun } else 564ebbe11ddSYork Sun puts(" "); 565ebbe11ddSYork Sun } 566ebbe11ddSYork Sun if (m) 567ebbe11ddSYork Sun puts("\n"); 568ebbe11ddSYork Sun else 569ebbe11ddSYork Sun puts("\r"); 570ebbe11ddSYork Sun } 571ebbe11ddSYork Sun puts("\n"); 572ebbe11ddSYork Sun } 573ebbe11ddSYork Sun 574ebbe11ddSYork Sun /* invalid the TLBs for DDR and setup new ones to cover p_addr */ 575ebbe11ddSYork Sun static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset) 576ebbe11ddSYork Sun { 577ebbe11ddSYork Sun u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE; 578ebbe11ddSYork Sun unsigned long epn; 579ebbe11ddSYork Sun u32 tsize, valid, ptr; 580ebbe11ddSYork Sun int ddr_esel; 581ebbe11ddSYork Sun 5829cdfe281SBecky Bruce clear_ddr_tlbs_phys(p_addr, size>>20); 583ebbe11ddSYork Sun 584ebbe11ddSYork Sun /* Setup new tlb to cover the physical address */ 585ebbe11ddSYork Sun setup_ddr_tlbs_phys(p_addr, size>>20); 586ebbe11ddSYork Sun 587ebbe11ddSYork Sun ptr = vstart; 588ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1); 589ebbe11ddSYork Sun if (ddr_esel != -1) { 590ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset); 591ebbe11ddSYork Sun } else { 592ebbe11ddSYork Sun printf("TLB error in function %s\n", __func__); 593ebbe11ddSYork Sun return -1; 594ebbe11ddSYork Sun } 595ebbe11ddSYork Sun 596ebbe11ddSYork Sun return 0; 597ebbe11ddSYork Sun } 598ebbe11ddSYork Sun 599ebbe11ddSYork Sun /* 600ebbe11ddSYork Sun * slide the testing window up to test another area 601ebbe11ddSYork Sun * for 32_bit system, the maximum testable memory is limited to 602ebbe11ddSYork Sun * CONFIG_MAX_MEM_MAPPED 603ebbe11ddSYork Sun */ 604ebbe11ddSYork Sun int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset) 605ebbe11ddSYork Sun { 606ebbe11ddSYork Sun phys_addr_t test_cap, p_addr; 607ebbe11ddSYork Sun phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED); 608ebbe11ddSYork Sun 609ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \ 610ebbe11ddSYork Sun !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \ 611ebbe11ddSYork Sun (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull) 612ebbe11ddSYork Sun test_cap = p_size; 613ebbe11ddSYork Sun #else 614ebbe11ddSYork Sun test_cap = gd->ram_size; 615ebbe11ddSYork Sun #endif 616ebbe11ddSYork Sun p_addr = (*vstart) + (*size) + (*phys_offset); 617ebbe11ddSYork Sun if (p_addr < test_cap - 1) { 618ebbe11ddSYork Sun p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED); 619ebbe11ddSYork Sun if (reset_tlb(p_addr, p_size, phys_offset) == -1) 620ebbe11ddSYork Sun return -1; 621ebbe11ddSYork Sun *vstart = CONFIG_SYS_DDR_SDRAM_BASE; 622ebbe11ddSYork Sun *size = (u32) p_size; 623ebbe11ddSYork Sun printf("Testing 0x%08llx - 0x%08llx\n", 624ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset), 625ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset) + (*size) - 1); 626ebbe11ddSYork Sun } else 627ebbe11ddSYork Sun return 1; 628ebbe11ddSYork Sun 629ebbe11ddSYork Sun return 0; 630ebbe11ddSYork Sun } 631ebbe11ddSYork Sun 632ebbe11ddSYork Sun /* initialization for testing area */ 633ebbe11ddSYork Sun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset) 634ebbe11ddSYork Sun { 635ebbe11ddSYork Sun phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED); 636ebbe11ddSYork Sun 637ebbe11ddSYork Sun *vstart = CONFIG_SYS_DDR_SDRAM_BASE; 638ebbe11ddSYork Sun *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */ 639ebbe11ddSYork Sun *phys_offset = 0; 640ebbe11ddSYork Sun 641ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \ 642ebbe11ddSYork Sun !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \ 643ebbe11ddSYork Sun (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull) 644ebbe11ddSYork Sun if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) { 645ebbe11ddSYork Sun puts("Cannot test more than "); 646ebbe11ddSYork Sun print_size(CONFIG_MAX_MEM_MAPPED, 647ebbe11ddSYork Sun " without proper 36BIT support.\n"); 648ebbe11ddSYork Sun } 649ebbe11ddSYork Sun #endif 650ebbe11ddSYork Sun printf("Testing 0x%08llx - 0x%08llx\n", 651ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset), 652ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset) + (*size) - 1); 653ebbe11ddSYork Sun 654ebbe11ddSYork Sun return 0; 655ebbe11ddSYork Sun } 656ebbe11ddSYork Sun 657ebbe11ddSYork Sun /* invalid TLBs for DDR and remap as normal after testing */ 658ebbe11ddSYork Sun int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset) 659ebbe11ddSYork Sun { 660ebbe11ddSYork Sun unsigned long epn; 661ebbe11ddSYork Sun u32 tsize, valid, ptr; 662ebbe11ddSYork Sun phys_addr_t rpn = 0; 663ebbe11ddSYork Sun int ddr_esel; 664ebbe11ddSYork Sun 665ebbe11ddSYork Sun /* disable the TLBs for this testing */ 666ebbe11ddSYork Sun ptr = *vstart; 667ebbe11ddSYork Sun 668ebbe11ddSYork Sun while (ptr < (*vstart) + (*size)) { 669ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1); 670ebbe11ddSYork Sun if (ddr_esel != -1) { 671ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn); 672ebbe11ddSYork Sun disable_tlb(ddr_esel); 673ebbe11ddSYork Sun } 674ebbe11ddSYork Sun ptr += TSIZE_TO_BYTES(tsize); 675ebbe11ddSYork Sun } 676ebbe11ddSYork Sun 677ebbe11ddSYork Sun puts("Remap DDR "); 678ebbe11ddSYork Sun setup_ddr_tlbs(gd->ram_size>>20); 679ebbe11ddSYork Sun puts("\n"); 680ebbe11ddSYork Sun 681ebbe11ddSYork Sun return 0; 682ebbe11ddSYork Sun } 683ebbe11ddSYork Sun 684ebbe11ddSYork Sun void arch_memory_failure_handle(void) 685ebbe11ddSYork Sun { 686ebbe11ddSYork Sun dump_spd_ddr_reg(); 687ebbe11ddSYork Sun } 688ebbe11ddSYork Sun #endif 689