1a47a12beSStefan Roese /*
2beba93edSDipen Dudhat * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese * (C) Copyright 2002, 2003 Motorola Inc.
4a47a12beSStefan Roese * Xianghua Xiao (X.Xiao@motorola.com)
5a47a12beSStefan Roese *
6a47a12beSStefan Roese * (C) Copyright 2000
7a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8a47a12beSStefan Roese *
91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
10a47a12beSStefan Roese */
11a47a12beSStefan Roese
12a47a12beSStefan Roese #include <config.h>
13a47a12beSStefan Roese #include <common.h>
14a47a12beSStefan Roese #include <watchdog.h>
15a47a12beSStefan Roese #include <command.h>
16a47a12beSStefan Roese #include <fsl_esdhc.h>
17a47a12beSStefan Roese #include <asm/cache.h>
18a47a12beSStefan Roese #include <asm/io.h>
19199e262eSBecky Bruce #include <asm/mmu.h>
200b66513bSYork Sun #include <fsl_ifc.h>
21199e262eSBecky Bruce #include <asm/fsl_law.h>
2238dba0c2SBecky Bruce #include <asm/fsl_lbc.h>
23ebbe11ddSYork Sun #include <post.h>
24ebbe11ddSYork Sun #include <asm/processor.h>
255614e71bSYork Sun #include <fsl_ddr_sdram.h>
26*f3603b43SChristophe Leroy #include <asm/ppc.h>
27a47a12beSStefan Roese
28a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
29a47a12beSStefan Roese
30c18de0d7SIra W. Snyder /*
31c18de0d7SIra W. Snyder * Default board reset function
32c18de0d7SIra W. Snyder */
33c18de0d7SIra W. Snyder static void
__board_reset(void)34c18de0d7SIra W. Snyder __board_reset(void)
35c18de0d7SIra W. Snyder {
36c18de0d7SIra W. Snyder /* Do nothing */
37c18de0d7SIra W. Snyder }
38c18de0d7SIra W. Snyder void board_reset(void) __attribute__((weak, alias("__board_reset")));
39c18de0d7SIra W. Snyder
checkcpu(void)40a47a12beSStefan Roese int checkcpu (void)
41a47a12beSStefan Roese {
42a47a12beSStefan Roese sys_info_t sysinfo;
43a47a12beSStefan Roese uint pvr, svr;
44a47a12beSStefan Roese uint ver;
45a47a12beSStefan Roese uint major, minor;
46a47a12beSStefan Roese struct cpu_type *cpu;
47a47a12beSStefan Roese char buf1[32], buf2[32];
48f165bc35SYork Sun #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
49f165bc35SYork Sun ccsr_gur_t __iomem *gur =
50f165bc35SYork Sun (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
51f165bc35SYork Sun #endif
5298ffa190SYork Sun
5398ffa190SYork Sun /*
5498ffa190SYork Sun * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
5598ffa190SYork Sun * mode. Previous platform use ddr ratio to do the same. This
5698ffa190SYork Sun * information is only for display here.
5798ffa190SYork Sun */
5898ffa190SYork Sun #ifdef CONFIG_FSL_CORENET
5998ffa190SYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
6098ffa190SYork Sun u32 ddr_sync = 0; /* only async mode is supported */
6198ffa190SYork Sun #else
6298ffa190SYork Sun u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
6398ffa190SYork Sun >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
6498ffa190SYork Sun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
6598ffa190SYork Sun #else /* CONFIG_FSL_CORENET */
66ab48ca1aSSrikanth Srinivasan #ifdef CONFIG_DDR_CLK_FREQ
67ab48ca1aSSrikanth Srinivasan u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
68ab48ca1aSSrikanth Srinivasan >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
69ab48ca1aSSrikanth Srinivasan #else
70a47a12beSStefan Roese u32 ddr_ratio = 0;
71a47a12beSStefan Roese #endif /* CONFIG_DDR_CLK_FREQ */
7298ffa190SYork Sun #endif /* CONFIG_FSL_CORENET */
7398ffa190SYork Sun
74fbb9ecf7STimur Tabi unsigned int i, core, nr_cores = cpu_numcores();
75fbb9ecf7STimur Tabi u32 mask = cpu_mask();
76a47a12beSStefan Roese
77b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS
78b8bf0adcSShaveta Leekha unsigned int j, dsp_core, dsp_numcores = cpu_num_dspcores();
79b8bf0adcSShaveta Leekha u32 dsp_mask = cpu_dsp_mask();
80b8bf0adcSShaveta Leekha #endif
81b8bf0adcSShaveta Leekha
82a47a12beSStefan Roese svr = get_svr();
83a47a12beSStefan Roese major = SVR_MAJ(svr);
84a47a12beSStefan Roese minor = SVR_MIN(svr);
85a47a12beSStefan Roese
865122dfaeSShengzhou Liu #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
875122dfaeSShengzhou Liu if (SVR_SOC_VER(svr) == SVR_T4080) {
885122dfaeSShengzhou Liu ccsr_rcpm_t *rcpm =
895122dfaeSShengzhou Liu (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
905122dfaeSShengzhou Liu
915122dfaeSShengzhou Liu setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
925122dfaeSShengzhou Liu FSL_CORENET_DEVDISR2_DTSEC1_9);
935122dfaeSShengzhou Liu setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
945122dfaeSShengzhou Liu setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
955122dfaeSShengzhou Liu
965122dfaeSShengzhou Liu /* It needs SW to disable core4~7 as HW design sake on T4080 */
975122dfaeSShengzhou Liu for (i = 4; i < 8; i++)
985122dfaeSShengzhou Liu cpu_disable(i);
995122dfaeSShengzhou Liu
1005122dfaeSShengzhou Liu /* request core4~7 into PH20 state, prior to entering PCL10
1015122dfaeSShengzhou Liu * state, all cores in cluster should be placed in PH20 state.
1025122dfaeSShengzhou Liu */
1035122dfaeSShengzhou Liu setbits_be32(&rcpm->pcph20setr, 0xf0);
1045122dfaeSShengzhou Liu
1055122dfaeSShengzhou Liu /* put the 2nd cluster into PCL10 state */
1065122dfaeSShengzhou Liu setbits_be32(&rcpm->clpcl10setr, 1 << 1);
1075122dfaeSShengzhou Liu }
1085122dfaeSShengzhou Liu #endif
1095122dfaeSShengzhou Liu
110a47a12beSStefan Roese if (cpu_numcores() > 1) {
111a47a12beSStefan Roese #ifndef CONFIG_MP
112a47a12beSStefan Roese puts("Unicore software on multiprocessor system!!\n"
113a47a12beSStefan Roese "To enable mutlticore build define CONFIG_MP\n");
114a47a12beSStefan Roese #endif
115680c613aSKim Phillips volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
116a47a12beSStefan Roese printf("CPU%d: ", pic->whoami);
117a47a12beSStefan Roese } else {
118a47a12beSStefan Roese puts("CPU: ");
119a47a12beSStefan Roese }
120a47a12beSStefan Roese
12167ac13b1SSimon Glass cpu = gd->arch.cpu;
122a47a12beSStefan Roese
123a47a12beSStefan Roese puts(cpu->name);
124a47a12beSStefan Roese if (IS_E_PROCESSOR(svr))
125a47a12beSStefan Roese puts("E");
126a47a12beSStefan Roese
127a47a12beSStefan Roese printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
128a47a12beSStefan Roese
129a47a12beSStefan Roese pvr = get_pvr();
130a47a12beSStefan Roese ver = PVR_VER(pvr);
131a47a12beSStefan Roese major = PVR_MAJ(pvr);
132a47a12beSStefan Roese minor = PVR_MIN(pvr);
133a47a12beSStefan Roese
134a47a12beSStefan Roese printf("Core: ");
1358992738dSKumar Gala switch(ver) {
1368992738dSKumar Gala case PVR_VER_E500_V1:
1378992738dSKumar Gala case PVR_VER_E500_V2:
1386770c5e2SFabio Estevam puts("e500");
139a47a12beSStefan Roese break;
1408992738dSKumar Gala case PVR_VER_E500MC:
1416770c5e2SFabio Estevam puts("e500mc");
1422a3a96caSKumar Gala break;
1438992738dSKumar Gala case PVR_VER_E5500:
1446770c5e2SFabio Estevam puts("e5500");
1452a3a96caSKumar Gala break;
1465b6b85aeSKumar Gala case PVR_VER_E6500:
1476770c5e2SFabio Estevam puts("e6500");
1485b6b85aeSKumar Gala break;
149a47a12beSStefan Roese default:
150a47a12beSStefan Roese puts("Unknown");
151a47a12beSStefan Roese break;
152a47a12beSStefan Roese }
153a47a12beSStefan Roese
154a47a12beSStefan Roese printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
155a47a12beSStefan Roese
1562f1712b2SYork Sun if (nr_cores > CONFIG_MAX_CPUS) {
1572f1712b2SYork Sun panic("\nUnexpected number of cores: %d, max is %d\n",
1582f1712b2SYork Sun nr_cores, CONFIG_MAX_CPUS);
1592f1712b2SYork Sun }
1602f1712b2SYork Sun
161a47a12beSStefan Roese get_sys_info(&sysinfo);
162a47a12beSStefan Roese
1630c12a159Svijay rai #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
1640c12a159Svijay rai if (sysinfo.diff_sysclk == 1)
1650c12a159Svijay rai puts("Single Source Clock Configuration\n");
1660c12a159Svijay rai #endif
1670c12a159Svijay rai
168a47a12beSStefan Roese puts("Clock Configuration:");
169fbb9ecf7STimur Tabi for_each_cpu(i, core, nr_cores, mask) {
170a47a12beSStefan Roese if (!(i & 3))
171a47a12beSStefan Roese printf ("\n ");
172fbb9ecf7STimur Tabi printf("CPU%d:%-4s MHz, ", core,
173997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_processor[core]));
174a47a12beSStefan Roese }
175b8bf0adcSShaveta Leekha
176b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS
177b8bf0adcSShaveta Leekha for_each_cpu(j, dsp_core, dsp_numcores, dsp_mask) {
178b8bf0adcSShaveta Leekha if (!(j & 3))
179b8bf0adcSShaveta Leekha printf("\n ");
180b8bf0adcSShaveta Leekha printf("DSP CPU%d:%-4s MHz, ", j,
181b8bf0adcSShaveta Leekha strmhz(buf1, sysinfo.freq_processor_dsp[dsp_core]));
182b8bf0adcSShaveta Leekha }
183b8bf0adcSShaveta Leekha #endif
184b8bf0adcSShaveta Leekha
185997399faSPrabhakar Kushwaha printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
186997399faSPrabhakar Kushwaha printf("\n");
187a47a12beSStefan Roese
188a47a12beSStefan Roese #ifdef CONFIG_FSL_CORENET
189a47a12beSStefan Roese if (ddr_sync == 1) {
190a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) "
191a47a12beSStefan Roese "(Synchronous), ",
192997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2),
193997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus));
194a47a12beSStefan Roese } else {
195a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) "
196a47a12beSStefan Roese "(Asynchronous), ",
197997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2),
198997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus));
199a47a12beSStefan Roese }
200a47a12beSStefan Roese #else
201a47a12beSStefan Roese switch (ddr_ratio) {
202a47a12beSStefan Roese case 0x0:
203a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate), ",
204997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2),
205997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus));
206a47a12beSStefan Roese break;
207a47a12beSStefan Roese case 0x7:
208a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) "
209a47a12beSStefan Roese "(Synchronous), ",
210997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2),
211997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus));
212a47a12beSStefan Roese break;
213a47a12beSStefan Roese default:
214a47a12beSStefan Roese printf(" DDR:%-4s MHz (%s MT/s data rate) "
215a47a12beSStefan Roese "(Asynchronous), ",
216997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_ddrbus/2),
217997399faSPrabhakar Kushwaha strmhz(buf2, sysinfo.freq_ddrbus));
218a47a12beSStefan Roese break;
219a47a12beSStefan Roese }
220a47a12beSStefan Roese #endif
221a47a12beSStefan Roese
222beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC)
223997399faSPrabhakar Kushwaha if (sysinfo.freq_localbus > LCRR_CLKDIV) {
224997399faSPrabhakar Kushwaha printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
225a47a12beSStefan Roese } else {
226a47a12beSStefan Roese printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
227997399faSPrabhakar Kushwaha sysinfo.freq_localbus);
228a47a12beSStefan Roese }
229beba93edSDipen Dudhat #endif
230a47a12beSStefan Roese
231800c73c4SKumar Gala #if defined(CONFIG_FSL_IFC)
232997399faSPrabhakar Kushwaha printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
233800c73c4SKumar Gala #endif
234800c73c4SKumar Gala
235a47a12beSStefan Roese #ifdef CONFIG_CPM2
236997399faSPrabhakar Kushwaha printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freq_systembus));
237a47a12beSStefan Roese #endif
238a47a12beSStefan Roese
239a47a12beSStefan Roese #ifdef CONFIG_QE
240997399faSPrabhakar Kushwaha printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
241a47a12beSStefan Roese #endif
242a47a12beSStefan Roese
243b8bf0adcSShaveta Leekha #if defined(CONFIG_SYS_CPRI)
244b8bf0adcSShaveta Leekha printf(" ");
245b8bf0adcSShaveta Leekha printf("CPRI:%-4s MHz", strmhz(buf1, sysinfo.freq_cpri));
246b8bf0adcSShaveta Leekha #endif
247b8bf0adcSShaveta Leekha
248b8bf0adcSShaveta Leekha #if defined(CONFIG_SYS_MAPLE)
249b8bf0adcSShaveta Leekha printf("\n ");
250b8bf0adcSShaveta Leekha printf("MAPLE:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple));
251b8bf0adcSShaveta Leekha printf("MAPLE-ULB:%-4s MHz, ", strmhz(buf1, sysinfo.freq_maple_ulb));
252b8bf0adcSShaveta Leekha printf("MAPLE-eTVPE:%-4s MHz\n",
253b8bf0adcSShaveta Leekha strmhz(buf1, sysinfo.freq_maple_etvpe));
254b8bf0adcSShaveta Leekha #endif
255b8bf0adcSShaveta Leekha
256a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_FMAN
257a47a12beSStefan Roese for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
2587eda1f8eSEmil Medve printf(" FMAN%d: %s MHz\n", i + 1,
259997399faSPrabhakar Kushwaha strmhz(buf1, sysinfo.freq_fman[i]));
260a47a12beSStefan Roese }
261a47a12beSStefan Roese #endif
262a47a12beSStefan Roese
263990e1a8cSHaiying Wang #ifdef CONFIG_SYS_DPAA_QBMAN
264997399faSPrabhakar Kushwaha printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
265990e1a8cSHaiying Wang #endif
266990e1a8cSHaiying Wang
267a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
268997399faSPrabhakar Kushwaha printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
269a47a12beSStefan Roese #endif
270a47a12beSStefan Roese
2716b44d9e5SShruti Kanetkar puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
272a47a12beSStefan Roese
273f165bc35SYork Sun #ifdef CONFIG_FSL_CORENET
274f165bc35SYork Sun /* Display the RCW, so that no one gets confused as to what RCW
275f165bc35SYork Sun * we're actually using for this boot.
276f165bc35SYork Sun */
277f165bc35SYork Sun puts("Reset Configuration Word (RCW):");
278f165bc35SYork Sun for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
279f165bc35SYork Sun u32 rcw = in_be32(&gur->rcwsr[i]);
280f165bc35SYork Sun
281f165bc35SYork Sun if ((i % 4) == 0)
282f165bc35SYork Sun printf("\n %08x:", i * 4);
283f165bc35SYork Sun printf(" %08x", rcw);
284f165bc35SYork Sun }
285f165bc35SYork Sun puts("\n");
286f165bc35SYork Sun #endif
287f165bc35SYork Sun
288a47a12beSStefan Roese return 0;
289a47a12beSStefan Roese }
290a47a12beSStefan Roese
291a47a12beSStefan Roese
292a47a12beSStefan Roese /* ------------------------------------------------------------------------- */
293a47a12beSStefan Roese
do_reset(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])294882b7d72SMike Frysinger int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
295a47a12beSStefan Roese {
296a47a12beSStefan Roese /* Everything after the first generation of PQ3 parts has RSTCR */
2973aff3082SYork Sun #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \
29899d0a312SYork Sun defined(CONFIG_ARCH_MPC8555) || defined(CONFIG_ARCH_MPC8560)
299a47a12beSStefan Roese unsigned long val, msr;
300a47a12beSStefan Roese
301a47a12beSStefan Roese /*
302a47a12beSStefan Roese * Initiate hard reset in debug control register DBCR0
303a47a12beSStefan Roese * Make sure MSR[DE] = 1. This only resets the core.
304a47a12beSStefan Roese */
305a47a12beSStefan Roese msr = mfmsr ();
306a47a12beSStefan Roese msr |= MSR_DE;
307a47a12beSStefan Roese mtmsr (msr);
308a47a12beSStefan Roese
309a47a12beSStefan Roese val = mfspr(DBCR0);
310a47a12beSStefan Roese val |= 0x70000000;
311a47a12beSStefan Roese mtspr(DBCR0,val);
312a47a12beSStefan Roese #else
313a47a12beSStefan Roese volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
314c18de0d7SIra W. Snyder
315c18de0d7SIra W. Snyder /* Attempt board-specific reset */
316c18de0d7SIra W. Snyder board_reset();
317c18de0d7SIra W. Snyder
318c18de0d7SIra W. Snyder /* Next try asserting HRESET_REQ */
319c18de0d7SIra W. Snyder out_be32(&gur->rstcr, 0x2);
320a47a12beSStefan Roese udelay(100);
321a47a12beSStefan Roese #endif
322a47a12beSStefan Roese
323a47a12beSStefan Roese return 1;
324a47a12beSStefan Roese }
325a47a12beSStefan Roese
326a47a12beSStefan Roese
327a47a12beSStefan Roese /*
328a47a12beSStefan Roese * Get timebase clock frequency
329a47a12beSStefan Roese */
33066412c63SKumar Gala #ifndef CONFIG_SYS_FSL_TBCLK_DIV
33166412c63SKumar Gala #define CONFIG_SYS_FSL_TBCLK_DIV 8
33266412c63SKumar Gala #endif
get_tbclk(void)333fa08d395SAlexander Graf __weak unsigned long get_tbclk (void)
334a47a12beSStefan Roese {
33566412c63SKumar Gala unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
33666412c63SKumar Gala
33766412c63SKumar Gala return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
338a47a12beSStefan Roese }
339a47a12beSStefan Roese
340a47a12beSStefan Roese
341a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG)
3420f8062b2SBoschung, Rainer #define WATCHDOG_MASK (TCR_WP(63) | TCR_WRC(3) | TCR_WIE)
3430f8062b2SBoschung, Rainer void
init_85xx_watchdog(void)3440f8062b2SBoschung, Rainer init_85xx_watchdog(void)
3450f8062b2SBoschung, Rainer {
3460f8062b2SBoschung, Rainer mtspr(SPRN_TCR, (mfspr(SPRN_TCR) & ~WATCHDOG_MASK) |
3470f8062b2SBoschung, Rainer TCR_WP(CONFIG_WATCHDOG_PRESC) | TCR_WRC(CONFIG_WATCHDOG_RC));
3480f8062b2SBoschung, Rainer }
3490f8062b2SBoschung, Rainer
350a47a12beSStefan Roese void
reset_85xx_watchdog(void)351a47a12beSStefan Roese reset_85xx_watchdog(void)
352a47a12beSStefan Roese {
353a47a12beSStefan Roese /*
354a47a12beSStefan Roese * Clear TSR(WIS) bit by writing 1
355a47a12beSStefan Roese */
356320d53daSMark Marshall mtspr(SPRN_TSR, TSR_WIS);
357a47a12beSStefan Roese }
358df616caeSHorst Kronstorfer
359df616caeSHorst Kronstorfer void
watchdog_reset(void)360df616caeSHorst Kronstorfer watchdog_reset(void)
361df616caeSHorst Kronstorfer {
362df616caeSHorst Kronstorfer int re_enable = disable_interrupts();
363df616caeSHorst Kronstorfer
364df616caeSHorst Kronstorfer reset_85xx_watchdog();
365df616caeSHorst Kronstorfer if (re_enable)
366df616caeSHorst Kronstorfer enable_interrupts();
367df616caeSHorst Kronstorfer }
368a47a12beSStefan Roese #endif /* CONFIG_WATCHDOG */
369a47a12beSStefan Roese
370a47a12beSStefan Roese /*
371a47a12beSStefan Roese * Initializes on-chip MMC controllers.
372a47a12beSStefan Roese * to override, implement board_mmc_init()
373a47a12beSStefan Roese */
cpu_mmc_init(bd_t * bis)374a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis)
375a47a12beSStefan Roese {
376a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
377a47a12beSStefan Roese return fsl_esdhc_mmc_init(bis);
378a47a12beSStefan Roese #else
379a47a12beSStefan Roese return 0;
380a47a12beSStefan Roese #endif
381a47a12beSStefan Roese }
382199e262eSBecky Bruce
383199e262eSBecky Bruce /*
384199e262eSBecky Bruce * Print out the state of various machine registers.
385d789b5f5SDipen Dudhat * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
386d789b5f5SDipen Dudhat * parameters for IFC and TLBs
387199e262eSBecky Bruce */
print_reginfo(void)388*f3603b43SChristophe Leroy void print_reginfo(void)
389199e262eSBecky Bruce {
390199e262eSBecky Bruce print_tlbcam();
391199e262eSBecky Bruce print_laws();
392beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC)
393199e262eSBecky Bruce print_lbc_regs();
394beba93edSDipen Dudhat #endif
395d789b5f5SDipen Dudhat #ifdef CONFIG_FSL_IFC
396d789b5f5SDipen Dudhat print_ifc_regs();
397d789b5f5SDipen Dudhat #endif
398beba93edSDipen Dudhat
399199e262eSBecky Bruce }
400ebbe11ddSYork Sun
40138dba0c2SBecky Bruce /* Common ddr init for non-corenet fsl 85xx platforms */
40238dba0c2SBecky Bruce #ifndef CONFIG_FSL_CORENET
403c97cd1baSScott Wood #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
404c97cd1baSScott Wood !defined(CONFIG_SYS_INIT_L2_ADDR)
dram_init(void)405f1683aa7SSimon Glass int dram_init(void)
406c1fc2d4fSZhao Chenhui {
407fa08d395SAlexander Graf #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
40810343403SYork Sun defined(CONFIG_ARCH_QEMU_E500)
409088454cdSSimon Glass gd->ram_size = fsl_ddr_sdram_size();
410c1fc2d4fSZhao Chenhui #else
411088454cdSSimon Glass gd->ram_size = (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
412c1fc2d4fSZhao Chenhui #endif
413088454cdSSimon Glass
414088454cdSSimon Glass return 0;
415c1fc2d4fSZhao Chenhui }
416c1fc2d4fSZhao Chenhui #else /* CONFIG_SYS_RAMBOOT */
dram_init(void)417f1683aa7SSimon Glass int dram_init(void)
41838dba0c2SBecky Bruce {
41938dba0c2SBecky Bruce phys_size_t dram_size = 0;
42038dba0c2SBecky Bruce
421810c4427SBecky Bruce #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
42238dba0c2SBecky Bruce {
42338dba0c2SBecky Bruce ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
42438dba0c2SBecky Bruce unsigned int x = 10;
42538dba0c2SBecky Bruce unsigned int i;
42638dba0c2SBecky Bruce
42738dba0c2SBecky Bruce /*
42838dba0c2SBecky Bruce * Work around to stabilize DDR DLL
42938dba0c2SBecky Bruce */
43038dba0c2SBecky Bruce out_be32(&gur->ddrdllcr, 0x81000000);
43138dba0c2SBecky Bruce asm("sync;isync;msync");
43238dba0c2SBecky Bruce udelay(200);
43338dba0c2SBecky Bruce while (in_be32(&gur->ddrdllcr) != 0x81000100) {
43438dba0c2SBecky Bruce setbits_be32(&gur->devdisr, 0x00010000);
43538dba0c2SBecky Bruce for (i = 0; i < x; i++)
43638dba0c2SBecky Bruce ;
43738dba0c2SBecky Bruce clrbits_be32(&gur->devdisr, 0x00010000);
43838dba0c2SBecky Bruce x++;
43938dba0c2SBecky Bruce }
44038dba0c2SBecky Bruce }
44138dba0c2SBecky Bruce #endif
44238dba0c2SBecky Bruce
4431b3e3c4fSYork Sun #if defined(CONFIG_SPD_EEPROM) || \
4441b3e3c4fSYork Sun defined(CONFIG_DDR_SPD) || \
4451b3e3c4fSYork Sun defined(CONFIG_SYS_DDR_RAW_TIMING)
44638dba0c2SBecky Bruce dram_size = fsl_ddr_sdram();
44738dba0c2SBecky Bruce #else
44838dba0c2SBecky Bruce dram_size = fixed_sdram();
44938dba0c2SBecky Bruce #endif
45038dba0c2SBecky Bruce dram_size = setup_ddr_tlbs(dram_size / 0x100000);
45138dba0c2SBecky Bruce dram_size *= 0x100000;
45238dba0c2SBecky Bruce
45338dba0c2SBecky Bruce #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
45438dba0c2SBecky Bruce /*
45538dba0c2SBecky Bruce * Initialize and enable DDR ECC.
45638dba0c2SBecky Bruce */
45738dba0c2SBecky Bruce ddr_enable_ecc(dram_size);
45838dba0c2SBecky Bruce #endif
45938dba0c2SBecky Bruce
460beba93edSDipen Dudhat #if defined(CONFIG_FSL_LBC)
46138dba0c2SBecky Bruce /* Some boards also have sdram on the lbc */
46270961ba4SBecky Bruce lbc_sdram_init();
463beba93edSDipen Dudhat #endif
46438dba0c2SBecky Bruce
46521cd5815SWolfgang Denk debug("DDR: ");
466088454cdSSimon Glass gd->ram_size = dram_size;
467088454cdSSimon Glass
468088454cdSSimon Glass return 0;
46938dba0c2SBecky Bruce }
470c1fc2d4fSZhao Chenhui #endif /* CONFIG_SYS_RAMBOOT */
47138dba0c2SBecky Bruce #endif
47238dba0c2SBecky Bruce
473ebbe11ddSYork Sun #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
474ebbe11ddSYork Sun
475ebbe11ddSYork Sun /* Board-specific functions defined in each board's ddr.c */
476ebbe11ddSYork Sun void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
4771d71efbbSYork Sun unsigned int ctrl_num, unsigned int dimm_slots_per_ctrl);
478ebbe11ddSYork Sun void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
479ebbe11ddSYork Sun phys_addr_t *rpn);
480ebbe11ddSYork Sun unsigned int
481ebbe11ddSYork Sun setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
482ebbe11ddSYork Sun
4839cdfe281SBecky Bruce void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
4849cdfe281SBecky Bruce
dump_spd_ddr_reg(void)485ebbe11ddSYork Sun static void dump_spd_ddr_reg(void)
486ebbe11ddSYork Sun {
487ebbe11ddSYork Sun int i, j, k, m;
488ebbe11ddSYork Sun u8 *p_8;
489ebbe11ddSYork Sun u32 *p_32;
49051370d56SYork Sun struct ccsr_ddr __iomem *ddr[CONFIG_SYS_NUM_DDR_CTLRS];
491ebbe11ddSYork Sun generic_spd_eeprom_t
49251370d56SYork Sun spd[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_DIMM_SLOTS_PER_CTLR];
493ebbe11ddSYork Sun
49451370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
4951d71efbbSYork Sun fsl_ddr_get_spd(spd[i], i, CONFIG_DIMM_SLOTS_PER_CTLR);
496ebbe11ddSYork Sun
497fc0b5948SRobert P. J. Day puts("SPD data of all dimms (zero value is omitted)...\n");
498ebbe11ddSYork Sun puts("Byte (hex) ");
499ebbe11ddSYork Sun k = 1;
50051370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
501ebbe11ddSYork Sun for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
502ebbe11ddSYork Sun printf("Dimm%d ", k++);
503ebbe11ddSYork Sun }
504ebbe11ddSYork Sun puts("\n");
505ebbe11ddSYork Sun for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
506ebbe11ddSYork Sun m = 0;
507ebbe11ddSYork Sun printf("%3d (0x%02x) ", k, k);
50851370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
509ebbe11ddSYork Sun for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
510ebbe11ddSYork Sun p_8 = (u8 *) &spd[i][j];
511ebbe11ddSYork Sun if (p_8[k]) {
512ebbe11ddSYork Sun printf("0x%02x ", p_8[k]);
513ebbe11ddSYork Sun m++;
514ebbe11ddSYork Sun } else
515ebbe11ddSYork Sun puts(" ");
516ebbe11ddSYork Sun }
517ebbe11ddSYork Sun }
518ebbe11ddSYork Sun if (m)
519ebbe11ddSYork Sun puts("\n");
520ebbe11ddSYork Sun else
521ebbe11ddSYork Sun puts("\r");
522ebbe11ddSYork Sun }
523ebbe11ddSYork Sun
52451370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
525ebbe11ddSYork Sun switch (i) {
526ebbe11ddSYork Sun case 0:
5275614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
528ebbe11ddSYork Sun break;
52951370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1)
530ebbe11ddSYork Sun case 1:
5315614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
532ebbe11ddSYork Sun break;
533ebbe11ddSYork Sun #endif
53451370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2)
535a4c66509SYork Sun case 2:
5365614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
537a4c66509SYork Sun break;
538a4c66509SYork Sun #endif
53951370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3)
540a4c66509SYork Sun case 3:
5415614e71bSYork Sun ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
542a4c66509SYork Sun break;
543a4c66509SYork Sun #endif
544ebbe11ddSYork Sun default:
545ebbe11ddSYork Sun printf("%s unexpected controller number = %u\n",
546ebbe11ddSYork Sun __func__, i);
547ebbe11ddSYork Sun return;
548ebbe11ddSYork Sun }
549ebbe11ddSYork Sun }
550ebbe11ddSYork Sun printf("DDR registers dump for all controllers "
551fc0b5948SRobert P. J. Day "(zero value is omitted)...\n");
552ebbe11ddSYork Sun puts("Offset (hex) ");
55351370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++)
554ebbe11ddSYork Sun printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
555ebbe11ddSYork Sun puts("\n");
5569a17eb5bSYork Sun for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
557ebbe11ddSYork Sun m = 0;
558ebbe11ddSYork Sun printf("%6d (0x%04x)", k * 4, k * 4);
55951370d56SYork Sun for (i = 0; i < CONFIG_SYS_NUM_DDR_CTLRS; i++) {
560ebbe11ddSYork Sun p_32 = (u32 *) ddr[i];
561ebbe11ddSYork Sun if (p_32[k]) {
562ebbe11ddSYork Sun printf(" 0x%08x", p_32[k]);
563ebbe11ddSYork Sun m++;
564ebbe11ddSYork Sun } else
565ebbe11ddSYork Sun puts(" ");
566ebbe11ddSYork Sun }
567ebbe11ddSYork Sun if (m)
568ebbe11ddSYork Sun puts("\n");
569ebbe11ddSYork Sun else
570ebbe11ddSYork Sun puts("\r");
571ebbe11ddSYork Sun }
572ebbe11ddSYork Sun puts("\n");
573ebbe11ddSYork Sun }
574ebbe11ddSYork Sun
575ebbe11ddSYork Sun /* invalid the TLBs for DDR and setup new ones to cover p_addr */
reset_tlb(phys_addr_t p_addr,u32 size,phys_addr_t * phys_offset)576ebbe11ddSYork Sun static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
577ebbe11ddSYork Sun {
578ebbe11ddSYork Sun u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
579ebbe11ddSYork Sun unsigned long epn;
580ebbe11ddSYork Sun u32 tsize, valid, ptr;
581ebbe11ddSYork Sun int ddr_esel;
582ebbe11ddSYork Sun
5839cdfe281SBecky Bruce clear_ddr_tlbs_phys(p_addr, size>>20);
584ebbe11ddSYork Sun
585ebbe11ddSYork Sun /* Setup new tlb to cover the physical address */
586ebbe11ddSYork Sun setup_ddr_tlbs_phys(p_addr, size>>20);
587ebbe11ddSYork Sun
588ebbe11ddSYork Sun ptr = vstart;
589ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1);
590ebbe11ddSYork Sun if (ddr_esel != -1) {
591ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
592ebbe11ddSYork Sun } else {
593ebbe11ddSYork Sun printf("TLB error in function %s\n", __func__);
594ebbe11ddSYork Sun return -1;
595ebbe11ddSYork Sun }
596ebbe11ddSYork Sun
597ebbe11ddSYork Sun return 0;
598ebbe11ddSYork Sun }
599ebbe11ddSYork Sun
600ebbe11ddSYork Sun /*
601ebbe11ddSYork Sun * slide the testing window up to test another area
602ebbe11ddSYork Sun * for 32_bit system, the maximum testable memory is limited to
603ebbe11ddSYork Sun * CONFIG_MAX_MEM_MAPPED
604ebbe11ddSYork Sun */
arch_memory_test_advance(u32 * vstart,u32 * size,phys_addr_t * phys_offset)605ebbe11ddSYork Sun int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
606ebbe11ddSYork Sun {
607ebbe11ddSYork Sun phys_addr_t test_cap, p_addr;
608ebbe11ddSYork Sun phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
609ebbe11ddSYork Sun
610ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \
611ebbe11ddSYork Sun !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
612ebbe11ddSYork Sun (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
613ebbe11ddSYork Sun test_cap = p_size;
614ebbe11ddSYork Sun #else
615ebbe11ddSYork Sun test_cap = gd->ram_size;
616ebbe11ddSYork Sun #endif
617ebbe11ddSYork Sun p_addr = (*vstart) + (*size) + (*phys_offset);
618ebbe11ddSYork Sun if (p_addr < test_cap - 1) {
619ebbe11ddSYork Sun p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
620ebbe11ddSYork Sun if (reset_tlb(p_addr, p_size, phys_offset) == -1)
621ebbe11ddSYork Sun return -1;
622ebbe11ddSYork Sun *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
623ebbe11ddSYork Sun *size = (u32) p_size;
624ebbe11ddSYork Sun printf("Testing 0x%08llx - 0x%08llx\n",
625ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset),
626ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset) + (*size) - 1);
627ebbe11ddSYork Sun } else
628ebbe11ddSYork Sun return 1;
629ebbe11ddSYork Sun
630ebbe11ddSYork Sun return 0;
631ebbe11ddSYork Sun }
632ebbe11ddSYork Sun
633ebbe11ddSYork Sun /* initialization for testing area */
arch_memory_test_prepare(u32 * vstart,u32 * size,phys_addr_t * phys_offset)634ebbe11ddSYork Sun int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
635ebbe11ddSYork Sun {
636ebbe11ddSYork Sun phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
637ebbe11ddSYork Sun
638ebbe11ddSYork Sun *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
639ebbe11ddSYork Sun *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
640ebbe11ddSYork Sun *phys_offset = 0;
641ebbe11ddSYork Sun
642ebbe11ddSYork Sun #if !defined(CONFIG_PHYS_64BIT) || \
643ebbe11ddSYork Sun !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
644ebbe11ddSYork Sun (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
645ebbe11ddSYork Sun if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
646ebbe11ddSYork Sun puts("Cannot test more than ");
647ebbe11ddSYork Sun print_size(CONFIG_MAX_MEM_MAPPED,
648ebbe11ddSYork Sun " without proper 36BIT support.\n");
649ebbe11ddSYork Sun }
650ebbe11ddSYork Sun #endif
651ebbe11ddSYork Sun printf("Testing 0x%08llx - 0x%08llx\n",
652ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset),
653ebbe11ddSYork Sun (u64)(*vstart) + (*phys_offset) + (*size) - 1);
654ebbe11ddSYork Sun
655ebbe11ddSYork Sun return 0;
656ebbe11ddSYork Sun }
657ebbe11ddSYork Sun
658ebbe11ddSYork Sun /* invalid TLBs for DDR and remap as normal after testing */
arch_memory_test_cleanup(u32 * vstart,u32 * size,phys_addr_t * phys_offset)659ebbe11ddSYork Sun int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
660ebbe11ddSYork Sun {
661ebbe11ddSYork Sun unsigned long epn;
662ebbe11ddSYork Sun u32 tsize, valid, ptr;
663ebbe11ddSYork Sun phys_addr_t rpn = 0;
664ebbe11ddSYork Sun int ddr_esel;
665ebbe11ddSYork Sun
666ebbe11ddSYork Sun /* disable the TLBs for this testing */
667ebbe11ddSYork Sun ptr = *vstart;
668ebbe11ddSYork Sun
669ebbe11ddSYork Sun while (ptr < (*vstart) + (*size)) {
670ebbe11ddSYork Sun ddr_esel = find_tlb_idx((void *)ptr, 1);
671ebbe11ddSYork Sun if (ddr_esel != -1) {
672ebbe11ddSYork Sun read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
673ebbe11ddSYork Sun disable_tlb(ddr_esel);
674ebbe11ddSYork Sun }
675ebbe11ddSYork Sun ptr += TSIZE_TO_BYTES(tsize);
676ebbe11ddSYork Sun }
677ebbe11ddSYork Sun
678ebbe11ddSYork Sun puts("Remap DDR ");
679ebbe11ddSYork Sun setup_ddr_tlbs(gd->ram_size>>20);
680ebbe11ddSYork Sun puts("\n");
681ebbe11ddSYork Sun
682ebbe11ddSYork Sun return 0;
683ebbe11ddSYork Sun }
684ebbe11ddSYork Sun
arch_memory_failure_handle(void)685ebbe11ddSYork Sun void arch_memory_failure_handle(void)
686ebbe11ddSYork Sun {
687ebbe11ddSYork Sun dump_spd_ddr_reg();
688ebbe11ddSYork Sun }
689ebbe11ddSYork Sun #endif
690