1a47a12beSStefan Roese/* 2a47a12beSStefan Roese * Copyright (C) 1998 Dan Malek <dmalek@jlc.net> 3a47a12beSStefan Roese * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se> 4a47a12beSStefan Roese * Copyright (C) 2000, 2001,2002 Wolfgang Denk <wd@denx.de> 5a47a12beSStefan Roese * Copyright Freescale Semiconductor, Inc. 2004, 2006, 2008. 6a47a12beSStefan Roese * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8a47a12beSStefan Roese */ 9a47a12beSStefan Roese 10a47a12beSStefan Roese/* 11a47a12beSStefan Roese * U-Boot - Startup Code for MPC83xx PowerPC based Embedded Boards 12a47a12beSStefan Roese */ 13a47a12beSStefan Roese 1425ddd1fbSWolfgang Denk#include <asm-offsets.h> 15a47a12beSStefan Roese#include <config.h> 16a47a12beSStefan Roese#include <mpc83xx.h> 17a47a12beSStefan Roese#include <version.h> 18a47a12beSStefan Roese 19a47a12beSStefan Roese#define CONFIG_83XX 1 /* needed for Linux kernel header files*/ 20a47a12beSStefan Roese 21a47a12beSStefan Roese#include <ppc_asm.tmpl> 22a47a12beSStefan Roese#include <ppc_defs.h> 23a47a12beSStefan Roese 24a47a12beSStefan Roese#include <asm/cache.h> 25a47a12beSStefan Roese#include <asm/mmu.h> 26d98b0523SPeter Tyser#include <asm/u-boot.h> 27a47a12beSStefan Roese 28a47a12beSStefan Roese/* We don't want the MMU yet. 29a47a12beSStefan Roese */ 30a47a12beSStefan Roese#undef MSR_KERNEL 31a47a12beSStefan Roese 32a47a12beSStefan Roese/* 33a47a12beSStefan Roese * Floating Point enable, Machine Check and Recoverable Interr. 34a47a12beSStefan Roese */ 35a47a12beSStefan Roese#ifdef DEBUG 36a47a12beSStefan Roese#define MSR_KERNEL (MSR_FP|MSR_RI) 37a47a12beSStefan Roese#else 38a47a12beSStefan Roese#define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI) 39a47a12beSStefan Roese#endif 40a47a12beSStefan Roese 4106f60ae3SScott Wood#if defined(CONFIG_NAND_SPL) || \ 4206f60ae3SScott Wood (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)) 4306f60ae3SScott Wood#define MINIMAL_SPL 4406f60ae3SScott Wood#endif 4506f60ae3SScott Wood 4606f60ae3SScott Wood#if !defined(CONFIG_SPL_BUILD) && !defined(CONFIG_NAND_SPL) && \ 4706f60ae3SScott Wood !defined(CONFIG_SYS_RAMBOOT) 48a47a12beSStefan Roese#define CONFIG_SYS_FLASHBOOT 49a47a12beSStefan Roese#endif 50a47a12beSStefan Roese 51a47a12beSStefan Roese/* 52a47a12beSStefan Roese * Set up GOT: Global Offset Table 53a47a12beSStefan Roese * 54a47a12beSStefan Roese * Use r12 to access the GOT 55a47a12beSStefan Roese */ 56a47a12beSStefan Roese START_GOT 57a47a12beSStefan Roese GOT_ENTRY(_GOT2_TABLE_) 58a47a12beSStefan Roese GOT_ENTRY(__bss_start) 593929fb0aSSimon Glass GOT_ENTRY(__bss_end) 60a47a12beSStefan Roese 6106f60ae3SScott Wood#ifndef MINIMAL_SPL 62a47a12beSStefan Roese GOT_ENTRY(_FIXUP_TABLE_) 63a47a12beSStefan Roese GOT_ENTRY(_start) 64a47a12beSStefan Roese GOT_ENTRY(_start_of_vectors) 65a47a12beSStefan Roese GOT_ENTRY(_end_of_vectors) 66a47a12beSStefan Roese GOT_ENTRY(transfer_to_handler) 67a47a12beSStefan Roese#endif 68a47a12beSStefan Roese END_GOT 69a47a12beSStefan Roese 70a47a12beSStefan Roese/* 71a47a12beSStefan Roese * The Hard Reset Configuration Word (HRCW) table is in the first 64 72a47a12beSStefan Roese * (0x40) bytes of flash. It has 8 bytes, but each byte is repeated 8 73a47a12beSStefan Roese * times so the processor can fetch it out of flash whether the flash 74a47a12beSStefan Roese * is 8, 16, 32, or 64 bits wide (hardware trickery). 75a47a12beSStefan Roese */ 76a47a12beSStefan Roese .text 77a47a12beSStefan Roese#define _HRCW_TABLE_ENTRY(w) \ 78a47a12beSStefan Roese .fill 8,1,(((w)>>24)&0xff); \ 79a47a12beSStefan Roese .fill 8,1,(((w)>>16)&0xff); \ 80a47a12beSStefan Roese .fill 8,1,(((w)>> 8)&0xff); \ 81a47a12beSStefan Roese .fill 8,1,(((w) )&0xff) 82a47a12beSStefan Roese 83a47a12beSStefan Roese _HRCW_TABLE_ENTRY(CONFIG_SYS_HRCW_LOW) 84a47a12beSStefan Roese _HRCW_TABLE_ENTRY(CONFIG_SYS_HRCW_HIGH) 85a47a12beSStefan Roese 86a47a12beSStefan Roese/* 87a47a12beSStefan Roese * Magic number and version string - put it after the HRCW since it 88a47a12beSStefan Roese * cannot be first in flash like it is in many other processors. 89a47a12beSStefan Roese */ 90a47a12beSStefan Roese .long 0x27051956 /* U-Boot Magic Number */ 91a47a12beSStefan Roese 92a47a12beSStefan Roese .globl version_string 93a47a12beSStefan Roeseversion_string: 9409c2e90cSAndreas Bießmann .ascii U_BOOT_VERSION_STRING, "\0" 95a47a12beSStefan Roese 96a47a12beSStefan Roese .align 2 97a47a12beSStefan Roese 98a47a12beSStefan Roese .globl enable_addr_trans 99a47a12beSStefan Roeseenable_addr_trans: 100a47a12beSStefan Roese /* enable address translation */ 101a47a12beSStefan Roese mfmsr r5 102a47a12beSStefan Roese ori r5, r5, (MSR_IR | MSR_DR) 103a47a12beSStefan Roese mtmsr r5 104a47a12beSStefan Roese isync 105a47a12beSStefan Roese blr 106a47a12beSStefan Roese 107a47a12beSStefan Roese .globl disable_addr_trans 108a47a12beSStefan Roesedisable_addr_trans: 109a47a12beSStefan Roese /* disable address translation */ 110a47a12beSStefan Roese mflr r4 111a47a12beSStefan Roese mfmsr r3 112a47a12beSStefan Roese andi. r0, r3, (MSR_IR | MSR_DR) 113a47a12beSStefan Roese beqlr 114a47a12beSStefan Roese andc r3, r3, r0 115a47a12beSStefan Roese mtspr SRR0, r4 116a47a12beSStefan Roese mtspr SRR1, r3 117a47a12beSStefan Roese rfi 118a47a12beSStefan Roese 1193f283f4bSRamneek Mehresh .globl get_svr 1203f283f4bSRamneek Mehreshget_svr: 1213f283f4bSRamneek Mehresh mfspr r3, SVR 1223f283f4bSRamneek Mehresh blr 1233f283f4bSRamneek Mehresh 124a47a12beSStefan Roese .globl get_pvr 125a47a12beSStefan Roeseget_pvr: 126a47a12beSStefan Roese mfspr r3, PVR 127a47a12beSStefan Roese blr 128a47a12beSStefan Roese 129a47a12beSStefan Roese .globl ppcDWstore 130a47a12beSStefan RoeseppcDWstore: 131a47a12beSStefan Roese lfd 1, 0(r4) 132a47a12beSStefan Roese stfd 1, 0(r3) 133a47a12beSStefan Roese blr 134a47a12beSStefan Roese 135a47a12beSStefan Roese .globl ppcDWload 136a47a12beSStefan RoeseppcDWload: 137a47a12beSStefan Roese lfd 1, 0(r3) 138a47a12beSStefan Roese stfd 1, 0(r4) 139a47a12beSStefan Roese blr 140a47a12beSStefan Roese 141a47a12beSStefan Roese#ifndef CONFIG_DEFAULT_IMMR 142a47a12beSStefan Roese#error CONFIG_DEFAULT_IMMR must be defined 143*2eb48ff7SHeiko Schocher#endif /* CONFIG_DEFAULT_IMMR */ 144a47a12beSStefan Roese#ifndef CONFIG_SYS_IMMR 145a47a12beSStefan Roese#define CONFIG_SYS_IMMR CONFIG_DEFAULT_IMMR 146a47a12beSStefan Roese#endif /* CONFIG_SYS_IMMR */ 147a47a12beSStefan Roese 148a47a12beSStefan Roese/* 149a47a12beSStefan Roese * After configuration, a system reset exception is executed using the 150a47a12beSStefan Roese * vector at offset 0x100 relative to the base set by MSR[IP]. If 151a47a12beSStefan Roese * MSR[IP] is 0, the base address is 0x00000000. If MSR[IP] is 1, the 152a47a12beSStefan Roese * base address is 0xfff00000. In the case of a Power On Reset or Hard 153a47a12beSStefan Roese * Reset, the value of MSR[IP] is determined by the CIP field in the 154a47a12beSStefan Roese * HRCW. 155a47a12beSStefan Roese * 156a47a12beSStefan Roese * Other bits in the HRCW set up the Base Address and Port Size in BR0. 157a47a12beSStefan Roese * This determines the location of the boot ROM (flash or EPROM) in the 158a47a12beSStefan Roese * processor's address space at boot time. As long as the HRCW is set up 159a47a12beSStefan Roese * so that we eventually end up executing the code below when the 160a47a12beSStefan Roese * processor executes the reset exception, the actual values used should 161a47a12beSStefan Roese * not matter. 162a47a12beSStefan Roese * 163a47a12beSStefan Roese * Once we have got here, the address mask in OR0 is cleared so that the 164a47a12beSStefan Roese * bottom 32K of the boot ROM is effectively repeated all throughout the 165a47a12beSStefan Roese * processor's address space, after which we can jump to the absolute 166a47a12beSStefan Roese * address at which the boot ROM was linked at compile time, and proceed 167a47a12beSStefan Roese * to initialise the memory controller without worrying if the rug will 168a47a12beSStefan Roese * be pulled out from under us, so to speak (it will be fine as long as 169a47a12beSStefan Roese * we configure BR0 with the same boot ROM link address). 170a47a12beSStefan Roese */ 171a47a12beSStefan Roese . = EXC_OFF_SYS_RESET 172a47a12beSStefan Roese 173a47a12beSStefan Roese .globl _start 174a47a12beSStefan Roese_start: /* time t 0 */ 175a47a12beSStefan Roese lis r4, CONFIG_DEFAULT_IMMR@h 176a47a12beSStefan Roese nop 17752ebd9c1SPeter Tyser 178a47a12beSStefan Roese mfmsr r5 /* save msr contents */ 179a47a12beSStefan Roese 180a47a12beSStefan Roese /* 83xx manuals prescribe a specific sequence for updating IMMRBAR. */ 181a47a12beSStefan Roese bl 1f 182a47a12beSStefan Roese1: mflr r7 183a47a12beSStefan Roese 184a47a12beSStefan Roese lis r3, CONFIG_SYS_IMMR@h 185a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IMMR@l 186a47a12beSStefan Roese 187a47a12beSStefan Roese lwz r6, IMMRBAR(r4) 188a47a12beSStefan Roese isync 189a47a12beSStefan Roese 190a47a12beSStefan Roese stw r3, IMMRBAR(r4) 191a47a12beSStefan Roese lwz r6, 0(r7) /* Arbitrary external load */ 192a47a12beSStefan Roese isync 193a47a12beSStefan Roese 194a47a12beSStefan Roese lwz r6, IMMRBAR(r3) 195a47a12beSStefan Roese isync 196a47a12beSStefan Roese 197a47a12beSStefan Roese /* Initialise the E300 processor core */ 198a47a12beSStefan Roese /*------------------------------------------*/ 199a47a12beSStefan Roese 20006f60ae3SScott Wood#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_MPC83XX_WAIT_FOR_NAND)) || \ 20106f60ae3SScott Wood defined(CONFIG_NAND_SPL) 202a47a12beSStefan Roese /* The FCM begins execution after only the first page 203a47a12beSStefan Roese * is loaded. Wait for the rest before branching 204a47a12beSStefan Roese * to another flash page. 205a47a12beSStefan Roese */ 206a47a12beSStefan Roese1: lwz r6, 0x50b0(r3) 207a47a12beSStefan Roese andi. r6, r6, 1 208a47a12beSStefan Roese beq 1b 209a47a12beSStefan Roese#endif 210a47a12beSStefan Roese 211a47a12beSStefan Roese bl init_e300_core 212a47a12beSStefan Roese 213a47a12beSStefan Roese#ifdef CONFIG_SYS_FLASHBOOT 214a47a12beSStefan Roese 215a47a12beSStefan Roese /* Inflate flash location so it appears everywhere, calculate */ 216a47a12beSStefan Roese /* the absolute address in final location of the FLASH, jump */ 217a47a12beSStefan Roese /* there and deflate the flash size back to minimal size */ 218a47a12beSStefan Roese /*------------------------------------------------------------*/ 219a47a12beSStefan Roese bl map_flash_by_law1 220a47a12beSStefan Roese lis r4, (CONFIG_SYS_MONITOR_BASE)@h 221a47a12beSStefan Roese ori r4, r4, (CONFIG_SYS_MONITOR_BASE)@l 222a47a12beSStefan Roese addi r5, r4, in_flash - _start + EXC_OFF_SYS_RESET 223a47a12beSStefan Roese mtlr r5 224a47a12beSStefan Roese blr 225a47a12beSStefan Roesein_flash: 226a47a12beSStefan Roese#if 1 /* Remapping flash with LAW0. */ 227a47a12beSStefan Roese bl remap_flash_by_law0 228a47a12beSStefan Roese#endif 229a47a12beSStefan Roese#endif /* CONFIG_SYS_FLASHBOOT */ 230a47a12beSStefan Roese 231a47a12beSStefan Roese /* setup the bats */ 232a47a12beSStefan Roese bl setup_bats 233a47a12beSStefan Roese sync 234a47a12beSStefan Roese 235a47a12beSStefan Roese /* 236a47a12beSStefan Roese * Cache must be enabled here for stack-in-cache trick. 237a47a12beSStefan Roese * This means we need to enable the BATS. 238a47a12beSStefan Roese * This means: 239a47a12beSStefan Roese * 1) for the EVB, original gt regs need to be mapped 240a47a12beSStefan Roese * 2) need to have an IBAT for the 0xf region, 241a47a12beSStefan Roese * we are running there! 242a47a12beSStefan Roese * Cache should be turned on after BATs, since by default 243a47a12beSStefan Roese * everything is write-through. 244a47a12beSStefan Roese * The init-mem BAT can be reused after reloc. The old 245a47a12beSStefan Roese * gt-regs BAT can be reused after board_init_f calls 246a47a12beSStefan Roese * board_early_init_f (EVB only). 247a47a12beSStefan Roese */ 248a47a12beSStefan Roese /* enable address translation */ 249a47a12beSStefan Roese bl enable_addr_trans 250a47a12beSStefan Roese sync 251a47a12beSStefan Roese 252a47a12beSStefan Roese /* enable the data cache */ 253a47a12beSStefan Roese bl dcache_enable 254a47a12beSStefan Roese sync 255a47a12beSStefan Roese#ifdef CONFIG_SYS_INIT_RAM_LOCK 256a47a12beSStefan Roese bl lock_ram_in_cache 257a47a12beSStefan Roese sync 258a47a12beSStefan Roese#endif 259a47a12beSStefan Roese 260a47a12beSStefan Roese /* set up the stack pointer in our newly created 261e80311a5Smario.six@gdsys.cc * cache-ram; use r3 to keep the new SP for now to 262e80311a5Smario.six@gdsys.cc * avoid overiding the SP it uselessly */ 263e80311a5Smario.six@gdsys.cc lis r3, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h 264e80311a5Smario.six@gdsys.cc ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l 265a47a12beSStefan Roese 266dbcb2c0eSmario.six@gdsys.cc /* r4 = end of GD area */ 267dbcb2c0eSmario.six@gdsys.cc addi r4, r3, GENERATED_GBL_DATA_SIZE 268dbcb2c0eSmario.six@gdsys.cc 269dbcb2c0eSmario.six@gdsys.cc /* Zero GD area */ 270dbcb2c0eSmario.six@gdsys.cc li r0, 0 271dbcb2c0eSmario.six@gdsys.cc1: 272dbcb2c0eSmario.six@gdsys.cc subi r4, r4, 1 273dbcb2c0eSmario.six@gdsys.cc stb r0, 0(r4) 274dbcb2c0eSmario.six@gdsys.cc cmplw r3, r4 275dbcb2c0eSmario.six@gdsys.cc bne 1b 276dbcb2c0eSmario.six@gdsys.cc 277dbcb2c0eSmario.six@gdsys.cc#ifdef CONFIG_SYS_MALLOC_F_LEN 278dbcb2c0eSmario.six@gdsys.cc 279dbcb2c0eSmario.six@gdsys.cc#if CONFIG_SYS_MALLOC_F_LEN + GENERATED_GBL_DATA_SIZE > CONFIG_SYS_INIT_RAM_SIZE 280dbcb2c0eSmario.six@gdsys.cc#error "CONFIG_SYS_MALLOC_F_LEN too large to fit into initial RAM." 281dbcb2c0eSmario.six@gdsys.cc#endif 282dbcb2c0eSmario.six@gdsys.cc 283dbcb2c0eSmario.six@gdsys.cc /* r3 = new stack pointer / pre-reloc malloc area */ 284dbcb2c0eSmario.six@gdsys.cc subi r3, r3, CONFIG_SYS_MALLOC_F_LEN 285dbcb2c0eSmario.six@gdsys.cc 286dbcb2c0eSmario.six@gdsys.cc /* Set pointer to pre-reloc malloc area in GD */ 287dbcb2c0eSmario.six@gdsys.cc stw r3, GD_MALLOC_BASE(r4) 288dbcb2c0eSmario.six@gdsys.cc#endif 289a47a12beSStefan Roese li r0, 0 /* Make room for stack frame header and */ 290e80311a5Smario.six@gdsys.cc stwu r0, -4(r3) /* clear final stack frame so that */ 291e80311a5Smario.six@gdsys.cc stwu r0, -4(r3) /* stack backtraces terminate cleanly */ 292a47a12beSStefan Roese 293e80311a5Smario.six@gdsys.cc /* Finally, actually set SP */ 294e80311a5Smario.six@gdsys.cc mr r1, r3 295a47a12beSStefan Roese 296a47a12beSStefan Roese /* let the C-code set up the rest */ 297a47a12beSStefan Roese /* */ 298a47a12beSStefan Roese /* Be careful to keep code relocatable & stack humble */ 299a47a12beSStefan Roese /*------------------------------------------------------*/ 300a47a12beSStefan Roese 301a47a12beSStefan Roese GET_GOT /* initialize GOT access */ 3028c4734e9SWolfgang Denk 303a47a12beSStefan Roese /* r3: IMMR */ 304a47a12beSStefan Roese lis r3, CONFIG_SYS_IMMR@h 305a47a12beSStefan Roese /* run low-level CPU init code (in Flash)*/ 306a47a12beSStefan Roese bl cpu_init_f 307a47a12beSStefan Roese 308a47a12beSStefan Roese /* run 1st part of board init code (in Flash)*/ 309e83a7e94SValentin Longchamp li r3, 0 /* clear boot_flag for calling board_init_f */ 310a47a12beSStefan Roese bl board_init_f 311a47a12beSStefan Roese 31252ebd9c1SPeter Tyser /* NOTREACHED - board_init_f() does not return */ 31352ebd9c1SPeter Tyser 31406f60ae3SScott Wood#ifndef MINIMAL_SPL 315a47a12beSStefan Roese/* 316a47a12beSStefan Roese * Vector Table 317a47a12beSStefan Roese */ 318a47a12beSStefan Roese 319a47a12beSStefan Roese .globl _start_of_vectors 320a47a12beSStefan Roese_start_of_vectors: 321a47a12beSStefan Roese 322a47a12beSStefan Roese/* Machine check */ 323a47a12beSStefan Roese STD_EXCEPTION(0x200, MachineCheck, MachineCheckException) 324a47a12beSStefan Roese 325a47a12beSStefan Roese/* Data Storage exception. */ 326a47a12beSStefan Roese STD_EXCEPTION(0x300, DataStorage, UnknownException) 327a47a12beSStefan Roese 328a47a12beSStefan Roese/* Instruction Storage exception. */ 329a47a12beSStefan Roese STD_EXCEPTION(0x400, InstStorage, UnknownException) 330a47a12beSStefan Roese 331a47a12beSStefan Roese/* External Interrupt exception. */ 332a47a12beSStefan Roese#ifndef FIXME 333a47a12beSStefan Roese STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt) 334a47a12beSStefan Roese#endif 335a47a12beSStefan Roese 336a47a12beSStefan Roese/* Alignment exception. */ 337a47a12beSStefan Roese . = 0x600 338a47a12beSStefan RoeseAlignment: 339a47a12beSStefan Roese EXCEPTION_PROLOG(SRR0, SRR1) 340a47a12beSStefan Roese mfspr r4,DAR 341a47a12beSStefan Roese stw r4,_DAR(r21) 342a47a12beSStefan Roese mfspr r5,DSISR 343a47a12beSStefan Roese stw r5,_DSISR(r21) 344a47a12beSStefan Roese addi r3,r1,STACK_FRAME_OVERHEAD 345a47a12beSStefan Roese EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE) 346a47a12beSStefan Roese 347a47a12beSStefan Roese/* Program check exception */ 348a47a12beSStefan Roese . = 0x700 349a47a12beSStefan RoeseProgramCheck: 350a47a12beSStefan Roese EXCEPTION_PROLOG(SRR0, SRR1) 351a47a12beSStefan Roese addi r3,r1,STACK_FRAME_OVERHEAD 352a47a12beSStefan Roese EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException, 353a47a12beSStefan Roese MSR_KERNEL, COPY_EE) 354a47a12beSStefan Roese 355a47a12beSStefan Roese STD_EXCEPTION(0x800, FPUnavailable, UnknownException) 356a47a12beSStefan Roese 357a47a12beSStefan Roese /* I guess we could implement decrementer, and may have 358a47a12beSStefan Roese * to someday for timekeeping. 359a47a12beSStefan Roese */ 360a47a12beSStefan Roese STD_EXCEPTION(0x900, Decrementer, timer_interrupt) 361a47a12beSStefan Roese 362a47a12beSStefan Roese STD_EXCEPTION(0xa00, Trap_0a, UnknownException) 363a47a12beSStefan Roese STD_EXCEPTION(0xb00, Trap_0b, UnknownException) 364a47a12beSStefan Roese STD_EXCEPTION(0xc00, SystemCall, UnknownException) 365a47a12beSStefan Roese STD_EXCEPTION(0xd00, SingleStep, UnknownException) 366a47a12beSStefan Roese 367a47a12beSStefan Roese STD_EXCEPTION(0xe00, Trap_0e, UnknownException) 368a47a12beSStefan Roese STD_EXCEPTION(0xf00, Trap_0f, UnknownException) 369a47a12beSStefan Roese 370a47a12beSStefan Roese STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException) 371a47a12beSStefan Roese STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException) 372a47a12beSStefan Roese STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException) 373a47a12beSStefan Roese#ifdef DEBUG 374a47a12beSStefan Roese . = 0x1300 375a47a12beSStefan Roese /* 376a47a12beSStefan Roese * This exception occurs when the program counter matches the 377a47a12beSStefan Roese * Instruction Address Breakpoint Register (IABR). 378a47a12beSStefan Roese * 379a47a12beSStefan Roese * I want the cpu to halt if this occurs so I can hunt around 380a47a12beSStefan Roese * with the debugger and look at things. 381a47a12beSStefan Roese * 382a47a12beSStefan Roese * When DEBUG is defined, both machine check enable (in the MSR) 383a47a12beSStefan Roese * and checkstop reset enable (in the reset mode register) are 384a47a12beSStefan Roese * turned off and so a checkstop condition will result in the cpu 385a47a12beSStefan Roese * halting. 386a47a12beSStefan Roese * 387a47a12beSStefan Roese * I force the cpu into a checkstop condition by putting an illegal 388a47a12beSStefan Roese * instruction here (at least this is the theory). 389a47a12beSStefan Roese * 390a47a12beSStefan Roese * well - that didnt work, so just do an infinite loop! 391a47a12beSStefan Roese */ 392a47a12beSStefan Roese1: b 1b 393a47a12beSStefan Roese#else 394a47a12beSStefan Roese STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException) 395a47a12beSStefan Roese#endif 396a47a12beSStefan Roese STD_EXCEPTION(0x1400, SMI, UnknownException) 397a47a12beSStefan Roese 398a47a12beSStefan Roese STD_EXCEPTION(0x1500, Trap_15, UnknownException) 399a47a12beSStefan Roese STD_EXCEPTION(0x1600, Trap_16, UnknownException) 400a47a12beSStefan Roese STD_EXCEPTION(0x1700, Trap_17, UnknownException) 401a47a12beSStefan Roese STD_EXCEPTION(0x1800, Trap_18, UnknownException) 402a47a12beSStefan Roese STD_EXCEPTION(0x1900, Trap_19, UnknownException) 403a47a12beSStefan Roese STD_EXCEPTION(0x1a00, Trap_1a, UnknownException) 404a47a12beSStefan Roese STD_EXCEPTION(0x1b00, Trap_1b, UnknownException) 405a47a12beSStefan Roese STD_EXCEPTION(0x1c00, Trap_1c, UnknownException) 406a47a12beSStefan Roese STD_EXCEPTION(0x1d00, Trap_1d, UnknownException) 407a47a12beSStefan Roese STD_EXCEPTION(0x1e00, Trap_1e, UnknownException) 408a47a12beSStefan Roese STD_EXCEPTION(0x1f00, Trap_1f, UnknownException) 409a47a12beSStefan Roese STD_EXCEPTION(0x2000, Trap_20, UnknownException) 410a47a12beSStefan Roese STD_EXCEPTION(0x2100, Trap_21, UnknownException) 411a47a12beSStefan Roese STD_EXCEPTION(0x2200, Trap_22, UnknownException) 412a47a12beSStefan Roese STD_EXCEPTION(0x2300, Trap_23, UnknownException) 413a47a12beSStefan Roese STD_EXCEPTION(0x2400, Trap_24, UnknownException) 414a47a12beSStefan Roese STD_EXCEPTION(0x2500, Trap_25, UnknownException) 415a47a12beSStefan Roese STD_EXCEPTION(0x2600, Trap_26, UnknownException) 416a47a12beSStefan Roese STD_EXCEPTION(0x2700, Trap_27, UnknownException) 417a47a12beSStefan Roese STD_EXCEPTION(0x2800, Trap_28, UnknownException) 418a47a12beSStefan Roese STD_EXCEPTION(0x2900, Trap_29, UnknownException) 419a47a12beSStefan Roese STD_EXCEPTION(0x2a00, Trap_2a, UnknownException) 420a47a12beSStefan Roese STD_EXCEPTION(0x2b00, Trap_2b, UnknownException) 421a47a12beSStefan Roese STD_EXCEPTION(0x2c00, Trap_2c, UnknownException) 422a47a12beSStefan Roese STD_EXCEPTION(0x2d00, Trap_2d, UnknownException) 423a47a12beSStefan Roese STD_EXCEPTION(0x2e00, Trap_2e, UnknownException) 424a47a12beSStefan Roese STD_EXCEPTION(0x2f00, Trap_2f, UnknownException) 425a47a12beSStefan Roese 426a47a12beSStefan Roese 427a47a12beSStefan Roese .globl _end_of_vectors 428a47a12beSStefan Roese_end_of_vectors: 429a47a12beSStefan Roese 430a47a12beSStefan Roese . = 0x3000 431a47a12beSStefan Roese 432a47a12beSStefan Roese/* 433a47a12beSStefan Roese * This code finishes saving the registers to the exception frame 434a47a12beSStefan Roese * and jumps to the appropriate handler for the exception. 435a47a12beSStefan Roese * Register r21 is pointer into trap frame, r1 has new stack pointer. 436a47a12beSStefan Roese */ 437a47a12beSStefan Roese .globl transfer_to_handler 438a47a12beSStefan Roesetransfer_to_handler: 439a47a12beSStefan Roese stw r22,_NIP(r21) 440a47a12beSStefan Roese lis r22,MSR_POW@h 441a47a12beSStefan Roese andc r23,r23,r22 442a47a12beSStefan Roese stw r23,_MSR(r21) 443a47a12beSStefan Roese SAVE_GPR(7, r21) 444a47a12beSStefan Roese SAVE_4GPRS(8, r21) 445a47a12beSStefan Roese SAVE_8GPRS(12, r21) 446a47a12beSStefan Roese SAVE_8GPRS(24, r21) 447a47a12beSStefan Roese mflr r23 448a47a12beSStefan Roese andi. r24,r23,0x3f00 /* get vector offset */ 449a47a12beSStefan Roese stw r24,TRAP(r21) 450a47a12beSStefan Roese li r22,0 451a47a12beSStefan Roese stw r22,RESULT(r21) 452a47a12beSStefan Roese lwz r24,0(r23) /* virtual address of handler */ 453a47a12beSStefan Roese lwz r23,4(r23) /* where to go when done */ 454a47a12beSStefan Roese mtspr SRR0,r24 455a47a12beSStefan Roese mtspr SRR1,r20 456a47a12beSStefan Roese mtlr r23 457a47a12beSStefan Roese SYNC 458a47a12beSStefan Roese rfi /* jump to handler, enable MMU */ 459a47a12beSStefan Roese 460a47a12beSStefan Roeseint_return: 461a47a12beSStefan Roese mfmsr r28 /* Disable interrupts */ 462a47a12beSStefan Roese li r4,0 463a47a12beSStefan Roese ori r4,r4,MSR_EE 464a47a12beSStefan Roese andc r28,r28,r4 465a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 466a47a12beSStefan Roese mtmsr r28 467a47a12beSStefan Roese SYNC 468a47a12beSStefan Roese lwz r2,_CTR(r1) 469a47a12beSStefan Roese lwz r0,_LINK(r1) 470a47a12beSStefan Roese mtctr r2 471a47a12beSStefan Roese mtlr r0 472a47a12beSStefan Roese lwz r2,_XER(r1) 473a47a12beSStefan Roese lwz r0,_CCR(r1) 474a47a12beSStefan Roese mtspr XER,r2 475a47a12beSStefan Roese mtcrf 0xFF,r0 476a47a12beSStefan Roese REST_10GPRS(3, r1) 477a47a12beSStefan Roese REST_10GPRS(13, r1) 478a47a12beSStefan Roese REST_8GPRS(23, r1) 479a47a12beSStefan Roese REST_GPR(31, r1) 480a47a12beSStefan Roese lwz r2,_NIP(r1) /* Restore environment */ 481a47a12beSStefan Roese lwz r0,_MSR(r1) 482a47a12beSStefan Roese mtspr SRR0,r2 483a47a12beSStefan Roese mtspr SRR1,r0 484a47a12beSStefan Roese lwz r0,GPR0(r1) 485a47a12beSStefan Roese lwz r2,GPR2(r1) 486a47a12beSStefan Roese lwz r1,GPR1(r1) 487a47a12beSStefan Roese SYNC 488a47a12beSStefan Roese rfi 48906f60ae3SScott Wood#endif /* !MINIMAL_SPL */ 490a47a12beSStefan Roese 491a47a12beSStefan Roese/* 492a47a12beSStefan Roese * This code initialises the E300 processor core 493a47a12beSStefan Roese * (conforms to PowerPC 603e spec) 494a47a12beSStefan Roese * Note: expects original MSR contents to be in r5. 495a47a12beSStefan Roese */ 496a47a12beSStefan Roese .globl init_e300_core 497a47a12beSStefan Roeseinit_e300_core: /* time t 10 */ 498a47a12beSStefan Roese /* Initialize machine status; enable machine check interrupt */ 499a47a12beSStefan Roese /*-----------------------------------------------------------*/ 500a47a12beSStefan Roese 501a47a12beSStefan Roese li r3, MSR_KERNEL /* Set ME and RI flags */ 502a47a12beSStefan Roese rlwimi r3, r5, 0, 25, 25 /* preserve IP bit set by HRCW */ 503a47a12beSStefan Roese#ifdef DEBUG 504a47a12beSStefan Roese rlwimi r3, r5, 0, 21, 22 /* debugger might set SE & BE bits */ 505a47a12beSStefan Roese#endif 506a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 507a47a12beSStefan Roese mtmsr r3 508a47a12beSStefan Roese SYNC 509a47a12beSStefan Roese mtspr SRR1, r3 /* Make SRR1 match MSR */ 510a47a12beSStefan Roese 511a47a12beSStefan Roese 512a47a12beSStefan Roese lis r3, CONFIG_SYS_IMMR@h 513a47a12beSStefan Roese#if defined(CONFIG_WATCHDOG) 514f6970d0cSHorst Kronstorfer /* Initialise the Watchdog values and reset it (if req) */ 515a47a12beSStefan Roese /*------------------------------------------------------*/ 516a47a12beSStefan Roese lis r4, CONFIG_SYS_WATCHDOG_VALUE 517a47a12beSStefan Roese ori r4, r4, (SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR) 518a47a12beSStefan Roese stw r4, SWCRR(r3) 519a47a12beSStefan Roese 520a47a12beSStefan Roese /* and reset it */ 521a47a12beSStefan Roese 522a47a12beSStefan Roese li r4, 0x556C 523a47a12beSStefan Roese sth r4, SWSRR@l(r3) 524a47a12beSStefan Roese li r4, -0x55C7 525a47a12beSStefan Roese sth r4, SWSRR@l(r3) 526a47a12beSStefan Roese#else 527f6970d0cSHorst Kronstorfer /* Disable Watchdog */ 528a47a12beSStefan Roese /*-------------------*/ 529a47a12beSStefan Roese lwz r4, SWCRR(r3) 530a47a12beSStefan Roese /* Check to see if its enabled for disabling 531a47a12beSStefan Roese once disabled by SW you can't re-enable */ 532a47a12beSStefan Roese andi. r4, r4, 0x4 533a47a12beSStefan Roese beq 1f 534a47a12beSStefan Roese xor r4, r4, r4 535a47a12beSStefan Roese stw r4, SWCRR(r3) 536a47a12beSStefan Roese1: 537a47a12beSStefan Roese#endif /* CONFIG_WATCHDOG */ 538a47a12beSStefan Roese 539a47a12beSStefan Roese#if defined(CONFIG_MASK_AER_AO) 540a47a12beSStefan Roese /* Write the Arbiter Event Enable to mask Address Only traps. */ 541a47a12beSStefan Roese /* This prevents the dcbz instruction from being trapped when */ 542a47a12beSStefan Roese /* HID0_ABE Address Broadcast Enable is set and the MEMORY */ 543a47a12beSStefan Roese /* COHERENCY bit is set in the WIMG bits, which is often */ 544a47a12beSStefan Roese /* needed for PCI operation. */ 545a47a12beSStefan Roese lwz r4, 0x0808(r3) 546a47a12beSStefan Roese rlwinm r0, r4, 0, ~AER_AO 547a47a12beSStefan Roese stw r0, 0x0808(r3) 548a47a12beSStefan Roese#endif /* CONFIG_MASK_AER_AO */ 549a47a12beSStefan Roese 550a47a12beSStefan Roese /* Initialize the Hardware Implementation-dependent Registers */ 551a47a12beSStefan Roese /* HID0 also contains cache control */ 552a47a12beSStefan Roese /* - force invalidation of data and instruction caches */ 553a47a12beSStefan Roese /*------------------------------------------------------*/ 554a47a12beSStefan Roese 555a47a12beSStefan Roese lis r3, CONFIG_SYS_HID0_INIT@h 556a47a12beSStefan Roese ori r3, r3, (CONFIG_SYS_HID0_INIT | HID0_ICFI | HID0_DCFI)@l 557a47a12beSStefan Roese SYNC 558a47a12beSStefan Roese mtspr HID0, r3 559a47a12beSStefan Roese 560a47a12beSStefan Roese lis r3, CONFIG_SYS_HID0_FINAL@h 561a47a12beSStefan Roese ori r3, r3, (CONFIG_SYS_HID0_FINAL & ~(HID0_ICFI | HID0_DCFI))@l 562a47a12beSStefan Roese SYNC 563a47a12beSStefan Roese mtspr HID0, r3 564a47a12beSStefan Roese 565a47a12beSStefan Roese lis r3, CONFIG_SYS_HID2@h 566a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_HID2@l 567a47a12beSStefan Roese SYNC 568a47a12beSStefan Roese mtspr HID2, r3 569a47a12beSStefan Roese 570a47a12beSStefan Roese /* Done! */ 571a47a12beSStefan Roese /*------------------------------*/ 572a47a12beSStefan Roese blr 573a47a12beSStefan Roese 574a47a12beSStefan Roese /* setup_bats - set them up to some initial state */ 575a47a12beSStefan Roese .globl setup_bats 576a47a12beSStefan Roesesetup_bats: 577a47a12beSStefan Roese addis r0, r0, 0x0000 578a47a12beSStefan Roese 579a47a12beSStefan Roese /* IBAT 0 */ 580a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT0L@h 581a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT0L@l 582a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT0U@h 583a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT0U@l 584a47a12beSStefan Roese mtspr IBAT0L, r4 585a47a12beSStefan Roese mtspr IBAT0U, r3 586a47a12beSStefan Roese 587a47a12beSStefan Roese /* DBAT 0 */ 588a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT0L@h 589a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT0L@l 590a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT0U@h 591a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT0U@l 592a47a12beSStefan Roese mtspr DBAT0L, r4 593a47a12beSStefan Roese mtspr DBAT0U, r3 594a47a12beSStefan Roese 595a47a12beSStefan Roese /* IBAT 1 */ 596a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT1L@h 597a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT1L@l 598a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT1U@h 599a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT1U@l 600a47a12beSStefan Roese mtspr IBAT1L, r4 601a47a12beSStefan Roese mtspr IBAT1U, r3 602a47a12beSStefan Roese 603a47a12beSStefan Roese /* DBAT 1 */ 604a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT1L@h 605a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT1L@l 606a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT1U@h 607a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT1U@l 608a47a12beSStefan Roese mtspr DBAT1L, r4 609a47a12beSStefan Roese mtspr DBAT1U, r3 610a47a12beSStefan Roese 611a47a12beSStefan Roese /* IBAT 2 */ 612a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT2L@h 613a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT2L@l 614a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT2U@h 615a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT2U@l 616a47a12beSStefan Roese mtspr IBAT2L, r4 617a47a12beSStefan Roese mtspr IBAT2U, r3 618a47a12beSStefan Roese 619a47a12beSStefan Roese /* DBAT 2 */ 620a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT2L@h 621a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT2L@l 622a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT2U@h 623a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT2U@l 624a47a12beSStefan Roese mtspr DBAT2L, r4 625a47a12beSStefan Roese mtspr DBAT2U, r3 626a47a12beSStefan Roese 627a47a12beSStefan Roese /* IBAT 3 */ 628a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT3L@h 629a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT3L@l 630a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT3U@h 631a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT3U@l 632a47a12beSStefan Roese mtspr IBAT3L, r4 633a47a12beSStefan Roese mtspr IBAT3U, r3 634a47a12beSStefan Roese 635a47a12beSStefan Roese /* DBAT 3 */ 636a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT3L@h 637a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT3L@l 638a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT3U@h 639a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT3U@l 640a47a12beSStefan Roese mtspr DBAT3L, r4 641a47a12beSStefan Roese mtspr DBAT3U, r3 642a47a12beSStefan Roese 643a47a12beSStefan Roese#ifdef CONFIG_HIGH_BATS 644a47a12beSStefan Roese /* IBAT 4 */ 645a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT4L@h 646a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT4L@l 647a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT4U@h 648a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT4U@l 649a47a12beSStefan Roese mtspr IBAT4L, r4 650a47a12beSStefan Roese mtspr IBAT4U, r3 651a47a12beSStefan Roese 652a47a12beSStefan Roese /* DBAT 4 */ 653a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT4L@h 654a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT4L@l 655a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT4U@h 656a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT4U@l 657a47a12beSStefan Roese mtspr DBAT4L, r4 658a47a12beSStefan Roese mtspr DBAT4U, r3 659a47a12beSStefan Roese 660a47a12beSStefan Roese /* IBAT 5 */ 661a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT5L@h 662a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT5L@l 663a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT5U@h 664a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT5U@l 665a47a12beSStefan Roese mtspr IBAT5L, r4 666a47a12beSStefan Roese mtspr IBAT5U, r3 667a47a12beSStefan Roese 668a47a12beSStefan Roese /* DBAT 5 */ 669a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT5L@h 670a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT5L@l 671a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT5U@h 672a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT5U@l 673a47a12beSStefan Roese mtspr DBAT5L, r4 674a47a12beSStefan Roese mtspr DBAT5U, r3 675a47a12beSStefan Roese 676a47a12beSStefan Roese /* IBAT 6 */ 677a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT6L@h 678a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT6L@l 679a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT6U@h 680a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT6U@l 681a47a12beSStefan Roese mtspr IBAT6L, r4 682a47a12beSStefan Roese mtspr IBAT6U, r3 683a47a12beSStefan Roese 684a47a12beSStefan Roese /* DBAT 6 */ 685a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT6L@h 686a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT6L@l 687a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT6U@h 688a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT6U@l 689a47a12beSStefan Roese mtspr DBAT6L, r4 690a47a12beSStefan Roese mtspr DBAT6U, r3 691a47a12beSStefan Roese 692a47a12beSStefan Roese /* IBAT 7 */ 693a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_IBAT7L@h 694a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_IBAT7L@l 695a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_IBAT7U@h 696a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_IBAT7U@l 697a47a12beSStefan Roese mtspr IBAT7L, r4 698a47a12beSStefan Roese mtspr IBAT7U, r3 699a47a12beSStefan Roese 700a47a12beSStefan Roese /* DBAT 7 */ 701a47a12beSStefan Roese addis r4, r0, CONFIG_SYS_DBAT7L@h 702a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_DBAT7L@l 703a47a12beSStefan Roese addis r3, r0, CONFIG_SYS_DBAT7U@h 704a47a12beSStefan Roese ori r3, r3, CONFIG_SYS_DBAT7U@l 705a47a12beSStefan Roese mtspr DBAT7L, r4 706a47a12beSStefan Roese mtspr DBAT7U, r3 707a47a12beSStefan Roese#endif 708a47a12beSStefan Roese 709a47a12beSStefan Roese isync 710a47a12beSStefan Roese 711a47a12beSStefan Roese /* invalidate all tlb's 712a47a12beSStefan Roese * 713a47a12beSStefan Roese * From the 603e User Manual: "The 603e provides the ability to 714a47a12beSStefan Roese * invalidate a TLB entry. The TLB Invalidate Entry (tlbie) 715a47a12beSStefan Roese * instruction invalidates the TLB entry indexed by the EA, and 716a47a12beSStefan Roese * operates on both the instruction and data TLBs simultaneously 717a47a12beSStefan Roese * invalidating four TLB entries (both sets in each TLB). The 718a47a12beSStefan Roese * index corresponds to bits 15-19 of the EA. To invalidate all 719a47a12beSStefan Roese * entries within both TLBs, 32 tlbie instructions should be 720a47a12beSStefan Roese * issued, incrementing this field by one each time." 721a47a12beSStefan Roese * 722a47a12beSStefan Roese * "Note that the tlbia instruction is not implemented on the 723a47a12beSStefan Roese * 603e." 724a47a12beSStefan Roese * 725a47a12beSStefan Roese * bits 15-19 correspond to addresses 0x00000000 to 0x0001F000 726a47a12beSStefan Roese * incrementing by 0x1000 each time. The code below is sort of 727a47a12beSStefan Roese * based on code in "flush_tlbs" from arch/powerpc/kernel/head.S 728a47a12beSStefan Roese * 729a47a12beSStefan Roese */ 730a47a12beSStefan Roese lis r3, 0 731a47a12beSStefan Roese lis r5, 2 732a47a12beSStefan Roese 733a47a12beSStefan Roese1: 734a47a12beSStefan Roese tlbie r3 735a47a12beSStefan Roese addi r3, r3, 0x1000 736a47a12beSStefan Roese cmp 0, 0, r3, r5 737a47a12beSStefan Roese blt 1b 738a47a12beSStefan Roese 739a47a12beSStefan Roese blr 740a47a12beSStefan Roese 741a47a12beSStefan Roese/* Cache functions. 742a47a12beSStefan Roese * 743a47a12beSStefan Roese * Note: requires that all cache bits in 744a47a12beSStefan Roese * HID0 are in the low half word. 745a47a12beSStefan Roese */ 74606f60ae3SScott Wood#ifndef MINIMAL_SPL 747a47a12beSStefan Roese .globl icache_enable 748a47a12beSStefan Roeseicache_enable: 749a47a12beSStefan Roese mfspr r3, HID0 750a47a12beSStefan Roese ori r3, r3, HID0_ICE 751a47a12beSStefan Roese li r4, HID0_ICFI|HID0_ILOCK 752a47a12beSStefan Roese andc r3, r3, r4 753a47a12beSStefan Roese ori r4, r3, HID0_ICFI 754a47a12beSStefan Roese isync 755a47a12beSStefan Roese mtspr HID0, r4 /* sets enable and invalidate, clears lock */ 756a47a12beSStefan Roese isync 757a47a12beSStefan Roese mtspr HID0, r3 /* clears invalidate */ 758a47a12beSStefan Roese blr 759a47a12beSStefan Roese 760a47a12beSStefan Roese .globl icache_disable 761a47a12beSStefan Roeseicache_disable: 762a47a12beSStefan Roese mfspr r3, HID0 763a47a12beSStefan Roese lis r4, 0 764a47a12beSStefan Roese ori r4, r4, HID0_ICE|HID0_ICFI|HID0_ILOCK 765a47a12beSStefan Roese andc r3, r3, r4 766a47a12beSStefan Roese isync 767a47a12beSStefan Roese mtspr HID0, r3 /* clears invalidate, enable and lock */ 768a47a12beSStefan Roese blr 769a47a12beSStefan Roese 770a47a12beSStefan Roese .globl icache_status 771a47a12beSStefan Roeseicache_status: 772a47a12beSStefan Roese mfspr r3, HID0 773a47a12beSStefan Roese rlwinm r3, r3, (31 - HID0_ICE_SHIFT + 1), 31, 31 774a47a12beSStefan Roese blr 77506f60ae3SScott Wood#endif /* !MINIMAL_SPL */ 776a47a12beSStefan Roese 777a47a12beSStefan Roese .globl dcache_enable 778a47a12beSStefan Roesedcache_enable: 779a47a12beSStefan Roese mfspr r3, HID0 780a47a12beSStefan Roese li r5, HID0_DCFI|HID0_DLOCK 781a47a12beSStefan Roese andc r3, r3, r5 782a47a12beSStefan Roese ori r3, r3, HID0_DCE 783a47a12beSStefan Roese sync 784a47a12beSStefan Roese mtspr HID0, r3 /* enable, no invalidate */ 785a47a12beSStefan Roese blr 786a47a12beSStefan Roese 787a47a12beSStefan Roese .globl dcache_disable 788a47a12beSStefan Roesedcache_disable: 789a47a12beSStefan Roese mflr r4 790a47a12beSStefan Roese bl flush_dcache /* uses r3 and r5 */ 791a47a12beSStefan Roese mfspr r3, HID0 792a47a12beSStefan Roese li r5, HID0_DCE|HID0_DLOCK 793a47a12beSStefan Roese andc r3, r3, r5 794a47a12beSStefan Roese ori r5, r3, HID0_DCFI 795a47a12beSStefan Roese sync 796a47a12beSStefan Roese mtspr HID0, r5 /* sets invalidate, clears enable and lock */ 797a47a12beSStefan Roese sync 798a47a12beSStefan Roese mtspr HID0, r3 /* clears invalidate */ 799a47a12beSStefan Roese mtlr r4 800a47a12beSStefan Roese blr 801a47a12beSStefan Roese 802a47a12beSStefan Roese .globl dcache_status 803a47a12beSStefan Roesedcache_status: 804a47a12beSStefan Roese mfspr r3, HID0 805a47a12beSStefan Roese rlwinm r3, r3, (31 - HID0_DCE_SHIFT + 1), 31, 31 806a47a12beSStefan Roese blr 807a47a12beSStefan Roese 808a47a12beSStefan Roese .globl flush_dcache 809a47a12beSStefan Roeseflush_dcache: 810a47a12beSStefan Roese lis r3, 0 811a47a12beSStefan Roese lis r5, CONFIG_SYS_CACHELINE_SIZE 812a47a12beSStefan Roese1: cmp 0, 1, r3, r5 813a47a12beSStefan Roese bge 2f 814a47a12beSStefan Roese lwz r5, 0(r3) 815a47a12beSStefan Roese lis r5, CONFIG_SYS_CACHELINE_SIZE 816a47a12beSStefan Roese addi r3, r3, 0x4 817a47a12beSStefan Roese b 1b 818a47a12beSStefan Roese2: blr 819a47a12beSStefan Roese 820a47a12beSStefan Roese/*-------------------------------------------------------------------*/ 821a47a12beSStefan Roese 822a47a12beSStefan Roese/* 823a47a12beSStefan Roese * void relocate_code (addr_sp, gd, addr_moni) 824a47a12beSStefan Roese * 825a47a12beSStefan Roese * This "function" does not return, instead it continues in RAM 826a47a12beSStefan Roese * after relocating the monitor code. 827a47a12beSStefan Roese * 828a47a12beSStefan Roese * r3 = dest 829a47a12beSStefan Roese * r4 = src 830a47a12beSStefan Roese * r5 = length in bytes 831a47a12beSStefan Roese * r6 = cachelinesize 832a47a12beSStefan Roese */ 833a47a12beSStefan Roese .globl relocate_code 834a47a12beSStefan Roeserelocate_code: 835a47a12beSStefan Roese mr r1, r3 /* Set new stack pointer */ 836a47a12beSStefan Roese mr r9, r4 /* Save copy of Global Data pointer */ 837a47a12beSStefan Roese mr r10, r5 /* Save copy of Destination Address */ 838a47a12beSStefan Roese 839a47a12beSStefan Roese GET_GOT 840a47a12beSStefan Roese mr r3, r5 /* Destination Address */ 841a47a12beSStefan Roese lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */ 842a47a12beSStefan Roese ori r4, r4, CONFIG_SYS_MONITOR_BASE@l 843a47a12beSStefan Roese lwz r5, GOT(__bss_start) 844a47a12beSStefan Roese sub r5, r5, r4 845a47a12beSStefan Roese li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */ 846a47a12beSStefan Roese 847a47a12beSStefan Roese /* 848a47a12beSStefan Roese * Fix GOT pointer: 849a47a12beSStefan Roese * 850a47a12beSStefan Roese * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) 851a47a12beSStefan Roese * + Destination Address 852a47a12beSStefan Roese * 853a47a12beSStefan Roese * Offset: 854a47a12beSStefan Roese */ 855a47a12beSStefan Roese sub r15, r10, r4 856a47a12beSStefan Roese 857a47a12beSStefan Roese /* First our own GOT */ 858a47a12beSStefan Roese add r12, r12, r15 859a47a12beSStefan Roese /* then the one used by the C code */ 860a47a12beSStefan Roese add r30, r30, r15 861a47a12beSStefan Roese 862a47a12beSStefan Roese /* 863a47a12beSStefan Roese * Now relocate code 864a47a12beSStefan Roese */ 865a47a12beSStefan Roese 866a47a12beSStefan Roese cmplw cr1,r3,r4 867a47a12beSStefan Roese addi r0,r5,3 868a47a12beSStefan Roese srwi. r0,r0,2 869a47a12beSStefan Roese beq cr1,4f /* In place copy is not necessary */ 870a47a12beSStefan Roese beq 7f /* Protect against 0 count */ 871a47a12beSStefan Roese mtctr r0 872a47a12beSStefan Roese bge cr1,2f 873a47a12beSStefan Roese la r8,-4(r4) 874a47a12beSStefan Roese la r7,-4(r3) 875a47a12beSStefan Roese 876a47a12beSStefan Roese /* copy */ 877a47a12beSStefan Roese1: lwzu r0,4(r8) 878a47a12beSStefan Roese stwu r0,4(r7) 879a47a12beSStefan Roese bdnz 1b 880a47a12beSStefan Roese 881a47a12beSStefan Roese addi r0,r5,3 882a47a12beSStefan Roese srwi. r0,r0,2 883a47a12beSStefan Roese mtctr r0 884a47a12beSStefan Roese la r8,-4(r4) 885a47a12beSStefan Roese la r7,-4(r3) 886a47a12beSStefan Roese 887a47a12beSStefan Roese /* and compare */ 888a47a12beSStefan Roese20: lwzu r20,4(r8) 889a47a12beSStefan Roese lwzu r21,4(r7) 890a47a12beSStefan Roese xor. r22, r20, r21 891a47a12beSStefan Roese bne 30f 892a47a12beSStefan Roese bdnz 20b 893a47a12beSStefan Roese b 4f 894a47a12beSStefan Roese 895a47a12beSStefan Roese /* compare failed */ 896a47a12beSStefan Roese30: li r3, 0 897a47a12beSStefan Roese blr 898a47a12beSStefan Roese 899a47a12beSStefan Roese2: slwi r0,r0,2 /* re copy in reverse order ... y do we needed it? */ 900a47a12beSStefan Roese add r8,r4,r0 901a47a12beSStefan Roese add r7,r3,r0 902a47a12beSStefan Roese3: lwzu r0,-4(r8) 903a47a12beSStefan Roese stwu r0,-4(r7) 904a47a12beSStefan Roese bdnz 3b 905a47a12beSStefan Roese 906a47a12beSStefan Roese/* 907a47a12beSStefan Roese * Now flush the cache: note that we must start from a cache aligned 908a47a12beSStefan Roese * address. Otherwise we might miss one cache line. 909a47a12beSStefan Roese */ 910a47a12beSStefan Roese4: cmpwi r6,0 911a47a12beSStefan Roese add r5,r3,r5 912a47a12beSStefan Roese beq 7f /* Always flush prefetch queue in any case */ 913a47a12beSStefan Roese subi r0,r6,1 914a47a12beSStefan Roese andc r3,r3,r0 915a47a12beSStefan Roese mr r4,r3 916a47a12beSStefan Roese5: dcbst 0,r4 917a47a12beSStefan Roese add r4,r4,r6 918a47a12beSStefan Roese cmplw r4,r5 919a47a12beSStefan Roese blt 5b 920a47a12beSStefan Roese sync /* Wait for all dcbst to complete on bus */ 921a47a12beSStefan Roese mr r4,r3 922a47a12beSStefan Roese6: icbi 0,r4 923a47a12beSStefan Roese add r4,r4,r6 924a47a12beSStefan Roese cmplw r4,r5 925a47a12beSStefan Roese blt 6b 926a47a12beSStefan Roese7: sync /* Wait for all icbi to complete on bus */ 927a47a12beSStefan Roese isync 928a47a12beSStefan Roese 929a47a12beSStefan Roese/* 930a47a12beSStefan Roese * We are done. Do not return, instead branch to second part of board 931a47a12beSStefan Roese * initialization, now running from RAM. 932a47a12beSStefan Roese */ 933a47a12beSStefan Roese addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET 934a47a12beSStefan Roese mtlr r0 935a47a12beSStefan Roese blr 936a47a12beSStefan Roese 937a47a12beSStefan Roesein_ram: 938a47a12beSStefan Roese 939a47a12beSStefan Roese /* 940a47a12beSStefan Roese * Relocation Function, r12 point to got2+0x8000 941a47a12beSStefan Roese * 942a47a12beSStefan Roese * Adjust got2 pointers, no need to check for 0, this code 943a47a12beSStefan Roese * already puts a few entries in the table. 944a47a12beSStefan Roese */ 945a47a12beSStefan Roese li r0,__got2_entries@sectoff@l 946a47a12beSStefan Roese la r3,GOT(_GOT2_TABLE_) 947a47a12beSStefan Roese lwz r11,GOT(_GOT2_TABLE_) 948a47a12beSStefan Roese mtctr r0 949a47a12beSStefan Roese sub r11,r3,r11 950a47a12beSStefan Roese addi r3,r3,-4 951a47a12beSStefan Roese1: lwzu r0,4(r3) 952a47a12beSStefan Roese cmpwi r0,0 953a47a12beSStefan Roese beq- 2f 954a47a12beSStefan Roese add r0,r0,r11 955a47a12beSStefan Roese stw r0,0(r3) 956a47a12beSStefan Roese2: bdnz 1b 957a47a12beSStefan Roese 95806f60ae3SScott Wood#ifndef MINIMAL_SPL 959a47a12beSStefan Roese /* 960a47a12beSStefan Roese * Now adjust the fixups and the pointers to the fixups 961a47a12beSStefan Roese * in case we need to move ourselves again. 962a47a12beSStefan Roese */ 963a47a12beSStefan Roese li r0,__fixup_entries@sectoff@l 964a47a12beSStefan Roese lwz r3,GOT(_FIXUP_TABLE_) 965a47a12beSStefan Roese cmpwi r0,0 966a47a12beSStefan Roese mtctr r0 967a47a12beSStefan Roese addi r3,r3,-4 968a47a12beSStefan Roese beq 4f 969a47a12beSStefan Roese3: lwzu r4,4(r3) 970a47a12beSStefan Roese lwzux r0,r4,r11 971d1e0b10aSJoakim Tjernlund cmpwi r0,0 972a47a12beSStefan Roese add r0,r0,r11 97334bbf618SJoakim Tjernlund stw r4,0(r3) 974d1e0b10aSJoakim Tjernlund beq- 5f 975a47a12beSStefan Roese stw r0,0(r4) 976d1e0b10aSJoakim Tjernlund5: bdnz 3b 977a47a12beSStefan Roese4: 978a47a12beSStefan Roese#endif 979a47a12beSStefan Roese 980a47a12beSStefan Roeseclear_bss: 981a47a12beSStefan Roese /* 982a47a12beSStefan Roese * Now clear BSS segment 983a47a12beSStefan Roese */ 984a47a12beSStefan Roese lwz r3,GOT(__bss_start) 9853929fb0aSSimon Glass lwz r4,GOT(__bss_end) 986a47a12beSStefan Roese 987a47a12beSStefan Roese cmplw 0, r3, r4 988a47a12beSStefan Roese beq 6f 989a47a12beSStefan Roese 990a47a12beSStefan Roese li r0, 0 991a47a12beSStefan Roese5: 992a47a12beSStefan Roese stw r0, 0(r3) 993a47a12beSStefan Roese addi r3, r3, 4 994a47a12beSStefan Roese cmplw 0, r3, r4 995a47a12beSStefan Roese bne 5b 996a47a12beSStefan Roese6: 997a47a12beSStefan Roese 998a47a12beSStefan Roese mr r3, r9 /* Global Data pointer */ 999a47a12beSStefan Roese mr r4, r10 /* Destination Address */ 1000a47a12beSStefan Roese bl board_init_r 1001a47a12beSStefan Roese 100206f60ae3SScott Wood#ifndef MINIMAL_SPL 1003a47a12beSStefan Roese /* 1004a47a12beSStefan Roese * Copy exception vector code to low memory 1005a47a12beSStefan Roese * 1006a47a12beSStefan Roese * r3: dest_addr 1007a47a12beSStefan Roese * r7: source address, r8: end address, r9: target address 1008a47a12beSStefan Roese */ 1009a47a12beSStefan Roese .globl trap_init 1010a47a12beSStefan Roesetrap_init: 1011a47a12beSStefan Roese mflr r4 /* save link register */ 1012a47a12beSStefan Roese GET_GOT 1013a47a12beSStefan Roese lwz r7, GOT(_start) 1014a47a12beSStefan Roese lwz r8, GOT(_end_of_vectors) 1015a47a12beSStefan Roese 1016a47a12beSStefan Roese li r9, 0x100 /* reset vector always at 0x100 */ 1017a47a12beSStefan Roese 1018a47a12beSStefan Roese cmplw 0, r7, r8 1019a47a12beSStefan Roese bgelr /* return if r7>=r8 - just in case */ 1020a47a12beSStefan Roese1: 1021a47a12beSStefan Roese lwz r0, 0(r7) 1022a47a12beSStefan Roese stw r0, 0(r9) 1023a47a12beSStefan Roese addi r7, r7, 4 1024a47a12beSStefan Roese addi r9, r9, 4 1025a47a12beSStefan Roese cmplw 0, r7, r8 1026a47a12beSStefan Roese bne 1b 1027a47a12beSStefan Roese 1028a47a12beSStefan Roese /* 1029a47a12beSStefan Roese * relocate `hdlr' and `int_return' entries 1030a47a12beSStefan Roese */ 1031a47a12beSStefan Roese li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET 1032a47a12beSStefan Roese li r8, Alignment - _start + EXC_OFF_SYS_RESET 1033a47a12beSStefan Roese2: 1034a47a12beSStefan Roese bl trap_reloc 1035a47a12beSStefan Roese addi r7, r7, 0x100 /* next exception vector */ 1036a47a12beSStefan Roese cmplw 0, r7, r8 1037a47a12beSStefan Roese blt 2b 1038a47a12beSStefan Roese 1039a47a12beSStefan Roese li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET 1040a47a12beSStefan Roese bl trap_reloc 1041a47a12beSStefan Roese 1042a47a12beSStefan Roese li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET 1043a47a12beSStefan Roese bl trap_reloc 1044a47a12beSStefan Roese 1045a47a12beSStefan Roese li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET 1046a47a12beSStefan Roese li r8, SystemCall - _start + EXC_OFF_SYS_RESET 1047a47a12beSStefan Roese3: 1048a47a12beSStefan Roese bl trap_reloc 1049a47a12beSStefan Roese addi r7, r7, 0x100 /* next exception vector */ 1050a47a12beSStefan Roese cmplw 0, r7, r8 1051a47a12beSStefan Roese blt 3b 1052a47a12beSStefan Roese 1053a47a12beSStefan Roese li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET 1054a47a12beSStefan Roese li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET 1055a47a12beSStefan Roese4: 1056a47a12beSStefan Roese bl trap_reloc 1057a47a12beSStefan Roese addi r7, r7, 0x100 /* next exception vector */ 1058a47a12beSStefan Roese cmplw 0, r7, r8 1059a47a12beSStefan Roese blt 4b 1060a47a12beSStefan Roese 1061a47a12beSStefan Roese mfmsr r3 /* now that the vectors have */ 1062a47a12beSStefan Roese lis r7, MSR_IP@h /* relocated into low memory */ 1063a47a12beSStefan Roese ori r7, r7, MSR_IP@l /* MSR[IP] can be turned off */ 1064a47a12beSStefan Roese andc r3, r3, r7 /* (if it was on) */ 1065a47a12beSStefan Roese SYNC /* Some chip revs need this... */ 1066a47a12beSStefan Roese mtmsr r3 1067a47a12beSStefan Roese SYNC 1068a47a12beSStefan Roese 1069a47a12beSStefan Roese mtlr r4 /* restore link register */ 1070a47a12beSStefan Roese blr 1071a47a12beSStefan Roese 107206f60ae3SScott Wood#endif /* !MINIMAL_SPL */ 1073a47a12beSStefan Roese 1074a47a12beSStefan Roese#ifdef CONFIG_SYS_INIT_RAM_LOCK 1075a47a12beSStefan Roeselock_ram_in_cache: 1076a47a12beSStefan Roese /* Allocate Initial RAM in data cache. 1077a47a12beSStefan Roese */ 1078a47a12beSStefan Roese lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h 1079a47a12beSStefan Roese ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l 1080553f0982SWolfgang Denk li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \ 1081a47a12beSStefan Roese (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32 1082a47a12beSStefan Roese mtctr r4 1083a47a12beSStefan Roese1: 1084a47a12beSStefan Roese dcbz r0, r3 1085a47a12beSStefan Roese addi r3, r3, 32 1086a47a12beSStefan Roese bdnz 1b 1087a47a12beSStefan Roese 1088a47a12beSStefan Roese /* Lock the data cache */ 1089a47a12beSStefan Roese mfspr r0, HID0 1090a47a12beSStefan Roese ori r0, r0, HID0_DLOCK 1091a47a12beSStefan Roese sync 1092a47a12beSStefan Roese mtspr HID0, r0 1093a47a12beSStefan Roese sync 1094a47a12beSStefan Roese blr 1095a47a12beSStefan Roese 109606f60ae3SScott Wood#ifndef MINIMAL_SPL 1097a47a12beSStefan Roese.globl unlock_ram_in_cache 1098a47a12beSStefan Roeseunlock_ram_in_cache: 1099a47a12beSStefan Roese /* invalidate the INIT_RAM section */ 1100a47a12beSStefan Roese lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h 1101a47a12beSStefan Roese ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l 1102553f0982SWolfgang Denk li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \ 1103a47a12beSStefan Roese (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32 1104a47a12beSStefan Roese mtctr r4 1105a47a12beSStefan Roese1: icbi r0, r3 1106a47a12beSStefan Roese dcbi r0, r3 1107a47a12beSStefan Roese addi r3, r3, 32 1108a47a12beSStefan Roese bdnz 1b 1109a47a12beSStefan Roese sync /* Wait for all icbi to complete on bus */ 1110a47a12beSStefan Roese isync 1111a47a12beSStefan Roese 1112a47a12beSStefan Roese /* Unlock the data cache and invalidate it */ 1113a47a12beSStefan Roese mfspr r3, HID0 1114a47a12beSStefan Roese li r5, HID0_DLOCK|HID0_DCFI 1115a47a12beSStefan Roese andc r3, r3, r5 /* no invalidate, unlock */ 1116a47a12beSStefan Roese ori r5, r3, HID0_DCFI /* invalidate, unlock */ 1117a47a12beSStefan Roese sync 1118a47a12beSStefan Roese mtspr HID0, r5 /* invalidate, unlock */ 1119a47a12beSStefan Roese sync 1120a47a12beSStefan Roese mtspr HID0, r3 /* no invalidate, unlock */ 1121a47a12beSStefan Roese blr 112206f60ae3SScott Wood#endif /* !MINIMAL_SPL */ 1123a47a12beSStefan Roese#endif /* CONFIG_SYS_INIT_RAM_LOCK */ 1124a47a12beSStefan Roese 1125a47a12beSStefan Roese#ifdef CONFIG_SYS_FLASHBOOT 1126a47a12beSStefan Roesemap_flash_by_law1: 1127a47a12beSStefan Roese /* When booting from ROM (Flash or EPROM), clear the */ 1128a47a12beSStefan Roese /* Address Mask in OR0 so ROM appears everywhere */ 1129a47a12beSStefan Roese /*----------------------------------------------------*/ 1130a47a12beSStefan Roese lis r3, (CONFIG_SYS_IMMR)@h /* r3 <= CONFIG_SYS_IMMR */ 1131a47a12beSStefan Roese lwz r4, OR0@l(r3) 1132a47a12beSStefan Roese li r5, 0x7fff /* r5 <= 0x00007FFFF */ 1133a47a12beSStefan Roese and r4, r4, r5 1134a47a12beSStefan Roese stw r4, OR0@l(r3) /* OR0 <= OR0 & 0x00007FFFF */ 1135a47a12beSStefan Roese 1136a47a12beSStefan Roese /* As MPC8349E User's Manual presented, when RCW[BMS] is set to 0, 1137a47a12beSStefan Roese * system will boot from 0x0000_0100, and the LBLAWBAR0[BASE_ADDR] 1138a47a12beSStefan Roese * reset value is 0x00000; when RCW[BMS] is set to 1, system will boot 1139a47a12beSStefan Roese * from 0xFFF0_0100, and the LBLAWBAR0[BASE_ADDR] reset value is 1140a47a12beSStefan Roese * 0xFF800. From the hard resetting to here, the processor fetched and 1141a47a12beSStefan Roese * executed the instructions one by one. There is not absolutely 1142a47a12beSStefan Roese * jumping happened. Laterly, the u-boot code has to do an absolutely 1143a47a12beSStefan Roese * jumping to tell the CPU instruction fetching component what the 1144a47a12beSStefan Roese * u-boot TEXT base address is. Because the TEXT base resides in the 1145a47a12beSStefan Roese * boot ROM memory space, to garantee the code can run smoothly after 1146a47a12beSStefan Roese * that jumping, we must map in the entire boot ROM by Local Access 1147a47a12beSStefan Roese * Window. Sometimes, we desire an non-0x00000 or non-0xFF800 starting 1148a47a12beSStefan Roese * address for boot ROM, such as 0xFE000000. In this case, the default 1149a47a12beSStefan Roese * LBIU Local Access Widow 0 will not cover this memory space. So, we 1150a47a12beSStefan Roese * need another window to map in it. 1151a47a12beSStefan Roese */ 1152a47a12beSStefan Roese lis r4, (CONFIG_SYS_FLASH_BASE)@h 1153a47a12beSStefan Roese ori r4, r4, (CONFIG_SYS_FLASH_BASE)@l 1154a47a12beSStefan Roese stw r4, LBLAWBAR1(r3) /* LBLAWBAR1 <= CONFIG_SYS_FLASH_BASE */ 1155a47a12beSStefan Roese 1156a47a12beSStefan Roese /* Store 0x80000012 + log2(CONFIG_SYS_FLASH_SIZE) into LBLAWAR1 */ 1157a47a12beSStefan Roese lis r4, (0x80000012)@h 1158a47a12beSStefan Roese ori r4, r4, (0x80000012)@l 1159a47a12beSStefan Roese li r5, CONFIG_SYS_FLASH_SIZE 1160a47a12beSStefan Roese1: srawi. r5, r5, 1 /* r5 = r5 >> 1 */ 1161a47a12beSStefan Roese addi r4, r4, 1 1162a47a12beSStefan Roese bne 1b 1163a47a12beSStefan Roese 1164a47a12beSStefan Roese stw r4, LBLAWAR1(r3) /* LBLAWAR1 <= 8MB Flash Size */ 1165e45c98adSJoakim Tjernlund /* Wait for HW to catch up */ 1166e45c98adSJoakim Tjernlund lwz r4, LBLAWAR1(r3) 1167e45c98adSJoakim Tjernlund twi 0,r4,0 1168e45c98adSJoakim Tjernlund isync 1169a47a12beSStefan Roese blr 1170a47a12beSStefan Roese 1171a47a12beSStefan Roese /* Though all the LBIU Local Access Windows and LBC Banks will be 1172a47a12beSStefan Roese * initialized in the C code, we'd better configure boot ROM's 1173a47a12beSStefan Roese * window 0 and bank 0 correctly at here. 1174a47a12beSStefan Roese */ 1175a47a12beSStefan Roeseremap_flash_by_law0: 1176a47a12beSStefan Roese /* Initialize the BR0 with the boot ROM starting address. */ 1177a47a12beSStefan Roese lwz r4, BR0(r3) 1178a47a12beSStefan Roese li r5, 0x7FFF 1179a47a12beSStefan Roese and r4, r4, r5 1180a47a12beSStefan Roese lis r5, (CONFIG_SYS_FLASH_BASE & 0xFFFF8000)@h 1181a47a12beSStefan Roese ori r5, r5, (CONFIG_SYS_FLASH_BASE & 0xFFFF8000)@l 1182a47a12beSStefan Roese or r5, r5, r4 1183a47a12beSStefan Roese stw r5, BR0(r3) /* r5 <= (CONFIG_SYS_FLASH_BASE & 0xFFFF8000) | (BR0 & 0x00007FFF) */ 1184a47a12beSStefan Roese 1185a47a12beSStefan Roese lwz r4, OR0(r3) 1186a47a12beSStefan Roese lis r5, ~((CONFIG_SYS_FLASH_SIZE << 4) - 1) 1187a47a12beSStefan Roese or r4, r4, r5 1188a47a12beSStefan Roese stw r4, OR0(r3) 1189a47a12beSStefan Roese 1190a47a12beSStefan Roese lis r4, (CONFIG_SYS_FLASH_BASE)@h 1191a47a12beSStefan Roese ori r4, r4, (CONFIG_SYS_FLASH_BASE)@l 1192a47a12beSStefan Roese stw r4, LBLAWBAR0(r3) /* LBLAWBAR0 <= CONFIG_SYS_FLASH_BASE */ 1193a47a12beSStefan Roese 1194a47a12beSStefan Roese /* Store 0x80000012 + log2(CONFIG_SYS_FLASH_SIZE) into LBLAWAR0 */ 1195a47a12beSStefan Roese lis r4, (0x80000012)@h 1196a47a12beSStefan Roese ori r4, r4, (0x80000012)@l 1197a47a12beSStefan Roese li r5, CONFIG_SYS_FLASH_SIZE 1198a47a12beSStefan Roese1: srawi. r5, r5, 1 /* r5 = r5 >> 1 */ 1199a47a12beSStefan Roese addi r4, r4, 1 1200a47a12beSStefan Roese bne 1b 1201a47a12beSStefan Roese stw r4, LBLAWAR0(r3) /* LBLAWAR0 <= Flash Size */ 1202a47a12beSStefan Roese 1203a47a12beSStefan Roese 1204a47a12beSStefan Roese xor r4, r4, r4 1205a47a12beSStefan Roese stw r4, LBLAWBAR1(r3) 1206a47a12beSStefan Roese stw r4, LBLAWAR1(r3) /* Off LBIU LAW1 */ 1207e45c98adSJoakim Tjernlund /* Wait for HW to catch up */ 1208e45c98adSJoakim Tjernlund lwz r4, LBLAWAR1(r3) 1209e45c98adSJoakim Tjernlund twi 0,r4,0 1210e45c98adSJoakim Tjernlund isync 1211a47a12beSStefan Roese blr 1212a47a12beSStefan Roese#endif /* CONFIG_SYS_FLASHBOOT */ 1213