xref: /rk3399_rockchip-uboot/arch/powerpc/cpu/mpc83xx/start.S (revision 2b71d098eefbd396771d19bc18c4ec36142976fa)
1a47a12beSStefan Roese/*
2a47a12beSStefan Roese * Copyright (C) 1998  Dan Malek <dmalek@jlc.net>
3a47a12beSStefan Roese * Copyright (C) 1999  Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
4a47a12beSStefan Roese * Copyright (C) 2000, 2001,2002 Wolfgang Denk <wd@denx.de>
5a47a12beSStefan Roese * Copyright Freescale Semiconductor, Inc. 2004, 2006, 2008.
6a47a12beSStefan Roese *
71a459660SWolfgang Denk * SPDX-License-Identifier:	GPL-2.0+
8a47a12beSStefan Roese */
9a47a12beSStefan Roese
10a47a12beSStefan Roese/*
11a47a12beSStefan Roese *  U-Boot - Startup Code for MPC83xx PowerPC based Embedded Boards
12a47a12beSStefan Roese */
13a47a12beSStefan Roese
1425ddd1fbSWolfgang Denk#include <asm-offsets.h>
15a47a12beSStefan Roese#include <config.h>
16a47a12beSStefan Roese#include <mpc83xx.h>
17a47a12beSStefan Roese#include <version.h>
18a47a12beSStefan Roese
19a47a12beSStefan Roese#define CONFIG_83XX	1		/* needed for Linux kernel header files*/
20a47a12beSStefan Roese
21a47a12beSStefan Roese#include <ppc_asm.tmpl>
22a47a12beSStefan Roese#include <ppc_defs.h>
23a47a12beSStefan Roese
24a47a12beSStefan Roese#include <asm/cache.h>
25a47a12beSStefan Roese#include <asm/mmu.h>
26d98b0523SPeter Tyser#include <asm/u-boot.h>
27a47a12beSStefan Roese
28a47a12beSStefan Roese/* We don't want the  MMU yet.
29a47a12beSStefan Roese */
30a47a12beSStefan Roese#undef	MSR_KERNEL
31a47a12beSStefan Roese
32a47a12beSStefan Roese/*
33a47a12beSStefan Roese * Floating Point enable, Machine Check and Recoverable Interr.
34a47a12beSStefan Roese */
35a47a12beSStefan Roese#ifdef DEBUG
36a47a12beSStefan Roese#define MSR_KERNEL (MSR_FP|MSR_RI)
37a47a12beSStefan Roese#else
38a47a12beSStefan Roese#define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI)
39a47a12beSStefan Roese#endif
40a47a12beSStefan Roese
4106f60ae3SScott Wood#if defined(CONFIG_NAND_SPL) || \
4206f60ae3SScott Wood	(defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL))
4306f60ae3SScott Wood#define MINIMAL_SPL
4406f60ae3SScott Wood#endif
4506f60ae3SScott Wood
4606f60ae3SScott Wood#if !defined(CONFIG_SPL_BUILD) && !defined(CONFIG_NAND_SPL) && \
4706f60ae3SScott Wood	!defined(CONFIG_SYS_RAMBOOT)
48a47a12beSStefan Roese#define CONFIG_SYS_FLASHBOOT
49a47a12beSStefan Roese#endif
50a47a12beSStefan Roese
51a47a12beSStefan Roese/*
52a47a12beSStefan Roese * Set up GOT: Global Offset Table
53a47a12beSStefan Roese *
54a47a12beSStefan Roese * Use r12 to access the GOT
55a47a12beSStefan Roese */
56a47a12beSStefan Roese	START_GOT
57a47a12beSStefan Roese	GOT_ENTRY(_GOT2_TABLE_)
58a47a12beSStefan Roese	GOT_ENTRY(__bss_start)
593929fb0aSSimon Glass	GOT_ENTRY(__bss_end)
60a47a12beSStefan Roese
6106f60ae3SScott Wood#ifndef MINIMAL_SPL
62a47a12beSStefan Roese	GOT_ENTRY(_FIXUP_TABLE_)
63a47a12beSStefan Roese	GOT_ENTRY(_start)
64a47a12beSStefan Roese	GOT_ENTRY(_start_of_vectors)
65a47a12beSStefan Roese	GOT_ENTRY(_end_of_vectors)
66a47a12beSStefan Roese	GOT_ENTRY(transfer_to_handler)
67a47a12beSStefan Roese#endif
68a47a12beSStefan Roese	END_GOT
69a47a12beSStefan Roese
70a47a12beSStefan Roese/*
71a47a12beSStefan Roese * The Hard Reset Configuration Word (HRCW) table is in the first 64
72a47a12beSStefan Roese * (0x40) bytes of flash.  It has 8 bytes, but each byte is repeated 8
73a47a12beSStefan Roese * times so the processor can fetch it out of flash whether the flash
74a47a12beSStefan Roese * is 8, 16, 32, or 64 bits wide (hardware trickery).
75a47a12beSStefan Roese */
76a47a12beSStefan Roese	.text
77a47a12beSStefan Roese#define _HRCW_TABLE_ENTRY(w)		\
78a47a12beSStefan Roese	.fill	8,1,(((w)>>24)&0xff);	\
79a47a12beSStefan Roese	.fill	8,1,(((w)>>16)&0xff);	\
80a47a12beSStefan Roese	.fill	8,1,(((w)>> 8)&0xff);	\
81a47a12beSStefan Roese	.fill	8,1,(((w)    )&0xff)
82a47a12beSStefan Roese
83a47a12beSStefan Roese	_HRCW_TABLE_ENTRY(CONFIG_SYS_HRCW_LOW)
84a47a12beSStefan Roese	_HRCW_TABLE_ENTRY(CONFIG_SYS_HRCW_HIGH)
85a47a12beSStefan Roese
86a47a12beSStefan Roese/*
87a47a12beSStefan Roese * Magic number and version string - put it after the HRCW since it
88a47a12beSStefan Roese * cannot be first in flash like it is in many other processors.
89a47a12beSStefan Roese */
90a47a12beSStefan Roese	.long	0x27051956		/* U-Boot Magic Number */
91a47a12beSStefan Roese
92a47a12beSStefan Roese	.globl	version_string
93a47a12beSStefan Roeseversion_string:
9409c2e90cSAndreas Bießmann	.ascii U_BOOT_VERSION_STRING, "\0"
95a47a12beSStefan Roese
96a47a12beSStefan Roese	.align 2
97a47a12beSStefan Roese
98a47a12beSStefan Roese	.globl enable_addr_trans
99a47a12beSStefan Roeseenable_addr_trans:
100a47a12beSStefan Roese	/* enable address translation */
101a47a12beSStefan Roese	mfmsr	r5
102a47a12beSStefan Roese	ori	r5, r5, (MSR_IR | MSR_DR)
103a47a12beSStefan Roese	mtmsr	r5
104a47a12beSStefan Roese	isync
105a47a12beSStefan Roese	blr
106a47a12beSStefan Roese
107a47a12beSStefan Roese	.globl disable_addr_trans
108a47a12beSStefan Roesedisable_addr_trans:
109a47a12beSStefan Roese	/* disable address translation */
110a47a12beSStefan Roese	mflr	r4
111a47a12beSStefan Roese	mfmsr	r3
112a47a12beSStefan Roese	andi.	r0, r3, (MSR_IR | MSR_DR)
113a47a12beSStefan Roese	beqlr
114a47a12beSStefan Roese	andc	r3, r3, r0
115a47a12beSStefan Roese	mtspr	SRR0, r4
116a47a12beSStefan Roese	mtspr	SRR1, r3
117a47a12beSStefan Roese	rfi
118a47a12beSStefan Roese
119a47a12beSStefan Roese	.globl	ppcDWstore
120a47a12beSStefan RoeseppcDWstore:
121a47a12beSStefan Roese	lfd	1, 0(r4)
122a47a12beSStefan Roese	stfd	1, 0(r3)
123a47a12beSStefan Roese	blr
124a47a12beSStefan Roese
125a47a12beSStefan Roese	.globl	ppcDWload
126a47a12beSStefan RoeseppcDWload:
127a47a12beSStefan Roese	lfd	1, 0(r3)
128a47a12beSStefan Roese	stfd	1, 0(r4)
129a47a12beSStefan Roese	blr
130a47a12beSStefan Roese
131a47a12beSStefan Roese#ifndef CONFIG_DEFAULT_IMMR
132a47a12beSStefan Roese#error CONFIG_DEFAULT_IMMR must be defined
1332eb48ff7SHeiko Schocher#endif /* CONFIG_DEFAULT_IMMR */
134a47a12beSStefan Roese#ifndef CONFIG_SYS_IMMR
135a47a12beSStefan Roese#define CONFIG_SYS_IMMR CONFIG_DEFAULT_IMMR
136a47a12beSStefan Roese#endif /* CONFIG_SYS_IMMR */
137a47a12beSStefan Roese
138a47a12beSStefan Roese/*
139a47a12beSStefan Roese * After configuration, a system reset exception is executed using the
140a47a12beSStefan Roese * vector at offset 0x100 relative to the base set by MSR[IP]. If
141a47a12beSStefan Roese * MSR[IP] is 0, the base address is 0x00000000. If MSR[IP] is 1, the
142a47a12beSStefan Roese * base address is 0xfff00000. In the case of a Power On Reset or Hard
143a47a12beSStefan Roese * Reset, the value of MSR[IP] is determined by the CIP field in the
144a47a12beSStefan Roese * HRCW.
145a47a12beSStefan Roese *
146a47a12beSStefan Roese * Other bits in the HRCW set up the Base Address and Port Size in BR0.
147a47a12beSStefan Roese * This determines the location of the boot ROM (flash or EPROM) in the
148a47a12beSStefan Roese * processor's address space at boot time. As long as the HRCW is set up
149a47a12beSStefan Roese * so that we eventually end up executing the code below when the
150a47a12beSStefan Roese * processor executes the reset exception, the actual values used should
151a47a12beSStefan Roese * not matter.
152a47a12beSStefan Roese *
153a47a12beSStefan Roese * Once we have got here, the address mask in OR0 is cleared so that the
154a47a12beSStefan Roese * bottom 32K of the boot ROM is effectively repeated all throughout the
155a47a12beSStefan Roese * processor's address space, after which we can jump to the absolute
156a47a12beSStefan Roese * address at which the boot ROM was linked at compile time, and proceed
157a47a12beSStefan Roese * to initialise the memory controller without worrying if the rug will
158a47a12beSStefan Roese * be pulled out from under us, so to speak (it will be fine as long as
159a47a12beSStefan Roese * we configure BR0 with the same boot ROM link address).
160a47a12beSStefan Roese */
161a47a12beSStefan Roese	. = EXC_OFF_SYS_RESET
162a47a12beSStefan Roese
163a47a12beSStefan Roese	.globl	_start
164a47a12beSStefan Roese_start: /* time t 0 */
165a47a12beSStefan Roese	lis	r4, CONFIG_DEFAULT_IMMR@h
166a47a12beSStefan Roese	nop
16752ebd9c1SPeter Tyser
168a47a12beSStefan Roese	mfmsr	r5			/* save msr contents	*/
169a47a12beSStefan Roese
170a47a12beSStefan Roese	/* 83xx manuals prescribe a specific sequence for updating IMMRBAR. */
171a47a12beSStefan Roese	bl	1f
172a47a12beSStefan Roese1:	mflr	r7
173a47a12beSStefan Roese
174a47a12beSStefan Roese	lis	r3, CONFIG_SYS_IMMR@h
175a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_IMMR@l
176a47a12beSStefan Roese
177a47a12beSStefan Roese	lwz	r6, IMMRBAR(r4)
178a47a12beSStefan Roese	isync
179a47a12beSStefan Roese
180a47a12beSStefan Roese	stw	r3, IMMRBAR(r4)
181a47a12beSStefan Roese	lwz	r6, 0(r7)		/* Arbitrary external load */
182a47a12beSStefan Roese	isync
183a47a12beSStefan Roese
184a47a12beSStefan Roese	lwz	r6, IMMRBAR(r3)
185a47a12beSStefan Roese	isync
186a47a12beSStefan Roese
187a47a12beSStefan Roese	/* Initialise the E300 processor core		*/
188a47a12beSStefan Roese	/*------------------------------------------*/
189a47a12beSStefan Roese
19006f60ae3SScott Wood#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_MPC83XX_WAIT_FOR_NAND)) || \
19106f60ae3SScott Wood		defined(CONFIG_NAND_SPL)
192a47a12beSStefan Roese	/* The FCM begins execution after only the first page
193a47a12beSStefan Roese	 * is loaded.  Wait for the rest before branching
194a47a12beSStefan Roese	 * to another flash page.
195a47a12beSStefan Roese	 */
196a47a12beSStefan Roese1:	lwz	r6, 0x50b0(r3)
197a47a12beSStefan Roese	andi.	r6, r6, 1
198a47a12beSStefan Roese	beq	1b
199a47a12beSStefan Roese#endif
200a47a12beSStefan Roese
201a47a12beSStefan Roese	bl	init_e300_core
202a47a12beSStefan Roese
203a47a12beSStefan Roese#ifdef CONFIG_SYS_FLASHBOOT
204a47a12beSStefan Roese
205a47a12beSStefan Roese	/* Inflate flash location so it appears everywhere, calculate */
206a47a12beSStefan Roese	/* the absolute address in final location of the FLASH, jump  */
207a47a12beSStefan Roese	/* there and deflate the flash size back to minimal size      */
208a47a12beSStefan Roese	/*------------------------------------------------------------*/
209a47a12beSStefan Roese	bl map_flash_by_law1
210a47a12beSStefan Roese	lis r4, (CONFIG_SYS_MONITOR_BASE)@h
211a47a12beSStefan Roese	ori r4, r4, (CONFIG_SYS_MONITOR_BASE)@l
212a47a12beSStefan Roese	addi r5, r4, in_flash - _start + EXC_OFF_SYS_RESET
213a47a12beSStefan Roese	mtlr r5
214a47a12beSStefan Roese	blr
215a47a12beSStefan Roesein_flash:
216a47a12beSStefan Roese#if 1 /* Remapping flash with LAW0. */
217a47a12beSStefan Roese	bl remap_flash_by_law0
218a47a12beSStefan Roese#endif
219a47a12beSStefan Roese#endif	/* CONFIG_SYS_FLASHBOOT */
220a47a12beSStefan Roese
221a47a12beSStefan Roese	/* setup the bats */
222a47a12beSStefan Roese	bl	setup_bats
223a47a12beSStefan Roese	sync
224a47a12beSStefan Roese
225a47a12beSStefan Roese	/*
226a47a12beSStefan Roese	 * Cache must be enabled here for stack-in-cache trick.
227a47a12beSStefan Roese	 * This means we need to enable the BATS.
228a47a12beSStefan Roese	 * This means:
229a47a12beSStefan Roese	 *   1) for the EVB, original gt regs need to be mapped
230a47a12beSStefan Roese	 *   2) need to have an IBAT for the 0xf region,
231a47a12beSStefan Roese	 *      we are running there!
232a47a12beSStefan Roese	 * Cache should be turned on after BATs, since by default
233a47a12beSStefan Roese	 * everything is write-through.
234a47a12beSStefan Roese	 * The init-mem BAT can be reused after reloc. The old
235a47a12beSStefan Roese	 * gt-regs BAT can be reused after board_init_f calls
236a47a12beSStefan Roese	 * board_early_init_f (EVB only).
237a47a12beSStefan Roese	 */
238a47a12beSStefan Roese	/* enable address translation */
239a47a12beSStefan Roese	bl	enable_addr_trans
240a47a12beSStefan Roese	sync
241a47a12beSStefan Roese
242a47a12beSStefan Roese	/* enable the data cache */
243a47a12beSStefan Roese	bl	dcache_enable
244a47a12beSStefan Roese	sync
245a47a12beSStefan Roese#ifdef CONFIG_SYS_INIT_RAM_LOCK
246a47a12beSStefan Roese	bl	lock_ram_in_cache
247a47a12beSStefan Roese	sync
248a47a12beSStefan Roese#endif
249a47a12beSStefan Roese
250a47a12beSStefan Roese	/* set up the stack pointer in our newly created
251e80311a5Smario.six@gdsys.cc	 * cache-ram; use r3 to keep the new SP for now to
252e80311a5Smario.six@gdsys.cc	 * avoid overiding the SP it uselessly */
253e80311a5Smario.six@gdsys.cc	lis	r3, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
254e80311a5Smario.six@gdsys.cc	ori	r3, r3, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
255a47a12beSStefan Roese
256dbcb2c0eSmario.six@gdsys.cc	/* r4 = end of GD area */
257dbcb2c0eSmario.six@gdsys.cc	addi r4, r3, GENERATED_GBL_DATA_SIZE
258dbcb2c0eSmario.six@gdsys.cc
259dbcb2c0eSmario.six@gdsys.cc	/* Zero GD area */
260dbcb2c0eSmario.six@gdsys.cc	li	r0, 0
261dbcb2c0eSmario.six@gdsys.cc1:
262dbcb2c0eSmario.six@gdsys.cc	subi	r4, r4, 1
263dbcb2c0eSmario.six@gdsys.cc	stb	r0, 0(r4)
264dbcb2c0eSmario.six@gdsys.cc	cmplw	r3, r4
265dbcb2c0eSmario.six@gdsys.cc	bne	1b
266dbcb2c0eSmario.six@gdsys.cc
267*2b71d098SAndy Yan#if CONFIG_VAL(SYS_MALLOC_F_LEN)
268dbcb2c0eSmario.six@gdsys.cc
269*2b71d098SAndy Yan#if CONFIG_VAL(SYS_MALLOC_F_LEN) + GENERATED_GBL_DATA_SIZE > CONFIG_SYS_INIT_RAM_SIZE
270*2b71d098SAndy Yan#error "SYS_MALLOC_F_LEN too large to fit into initial RAM."
271dbcb2c0eSmario.six@gdsys.cc#endif
272dbcb2c0eSmario.six@gdsys.cc
273dbcb2c0eSmario.six@gdsys.cc	/* r3 = new stack pointer / pre-reloc malloc area */
274*2b71d098SAndy Yan	subi    r3, r3, CONFIG_VAL(SYS_MALLOC_F_LEN)
275dbcb2c0eSmario.six@gdsys.cc
276dbcb2c0eSmario.six@gdsys.cc	/* Set pointer to pre-reloc malloc area in GD */
277dbcb2c0eSmario.six@gdsys.cc	stw     r3, GD_MALLOC_BASE(r4)
278dbcb2c0eSmario.six@gdsys.cc#endif
279a47a12beSStefan Roese	li	r0, 0		/* Make room for stack frame header and	*/
280e80311a5Smario.six@gdsys.cc	stwu	r0, -4(r3)	/* clear final stack frame so that	*/
281e80311a5Smario.six@gdsys.cc	stwu	r0, -4(r3)	/* stack backtraces terminate cleanly	*/
282a47a12beSStefan Roese
283e80311a5Smario.six@gdsys.cc	/* Finally, actually set SP */
284e80311a5Smario.six@gdsys.cc	mr	r1, r3
285a47a12beSStefan Roese
286a47a12beSStefan Roese	/* let the C-code set up the rest	                    */
287a47a12beSStefan Roese	/*				                            */
288a47a12beSStefan Roese	/* Be careful to keep code relocatable & stack humble   */
289a47a12beSStefan Roese	/*------------------------------------------------------*/
290a47a12beSStefan Roese
291a47a12beSStefan Roese	GET_GOT			/* initialize GOT access	*/
2928c4734e9SWolfgang Denk
293a47a12beSStefan Roese	/* r3: IMMR */
294a47a12beSStefan Roese	lis	r3, CONFIG_SYS_IMMR@h
295a47a12beSStefan Roese	/* run low-level CPU init code (in Flash)*/
296a47a12beSStefan Roese	bl	cpu_init_f
297a47a12beSStefan Roese
298a47a12beSStefan Roese	/* run 1st part of board init code (in Flash)*/
299e83a7e94SValentin Longchamp	li	r3, 0		/* clear boot_flag for calling board_init_f */
300a47a12beSStefan Roese	bl	board_init_f
301a47a12beSStefan Roese
30252ebd9c1SPeter Tyser	/* NOTREACHED - board_init_f() does not return */
30352ebd9c1SPeter Tyser
30406f60ae3SScott Wood#ifndef MINIMAL_SPL
305a47a12beSStefan Roese/*
306a47a12beSStefan Roese * Vector Table
307a47a12beSStefan Roese */
308a47a12beSStefan Roese
309a47a12beSStefan Roese	.globl	_start_of_vectors
310a47a12beSStefan Roese_start_of_vectors:
311a47a12beSStefan Roese
312a47a12beSStefan Roese/* Machine check */
313a47a12beSStefan Roese	STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
314a47a12beSStefan Roese
315a47a12beSStefan Roese/* Data Storage exception. */
316a47a12beSStefan Roese	STD_EXCEPTION(0x300, DataStorage, UnknownException)
317a47a12beSStefan Roese
318a47a12beSStefan Roese/* Instruction Storage exception. */
319a47a12beSStefan Roese	STD_EXCEPTION(0x400, InstStorage, UnknownException)
320a47a12beSStefan Roese
321a47a12beSStefan Roese/* External Interrupt exception. */
322a47a12beSStefan Roese#ifndef FIXME
323a47a12beSStefan Roese	STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
324a47a12beSStefan Roese#endif
325a47a12beSStefan Roese
326a47a12beSStefan Roese/* Alignment exception. */
327a47a12beSStefan Roese	. = 0x600
328a47a12beSStefan RoeseAlignment:
329a47a12beSStefan Roese	EXCEPTION_PROLOG(SRR0, SRR1)
330a47a12beSStefan Roese	mfspr	r4,DAR
331a47a12beSStefan Roese	stw	r4,_DAR(r21)
332a47a12beSStefan Roese	mfspr	r5,DSISR
333a47a12beSStefan Roese	stw	r5,_DSISR(r21)
334a47a12beSStefan Roese	addi	r3,r1,STACK_FRAME_OVERHEAD
335a47a12beSStefan Roese	EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
336a47a12beSStefan Roese
337a47a12beSStefan Roese/* Program check exception */
338a47a12beSStefan Roese	. = 0x700
339a47a12beSStefan RoeseProgramCheck:
340a47a12beSStefan Roese	EXCEPTION_PROLOG(SRR0, SRR1)
341a47a12beSStefan Roese	addi	r3,r1,STACK_FRAME_OVERHEAD
342a47a12beSStefan Roese	EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
343a47a12beSStefan Roese		MSR_KERNEL, COPY_EE)
344a47a12beSStefan Roese
345a47a12beSStefan Roese	STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
346a47a12beSStefan Roese
347a47a12beSStefan Roese	/* I guess we could implement decrementer, and may have
348a47a12beSStefan Roese	 * to someday for timekeeping.
349a47a12beSStefan Roese	 */
350a47a12beSStefan Roese	STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
351a47a12beSStefan Roese
352a47a12beSStefan Roese	STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
353a47a12beSStefan Roese	STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
354a47a12beSStefan Roese	STD_EXCEPTION(0xc00, SystemCall, UnknownException)
355a47a12beSStefan Roese	STD_EXCEPTION(0xd00, SingleStep, UnknownException)
356a47a12beSStefan Roese
357a47a12beSStefan Roese	STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
358a47a12beSStefan Roese	STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
359a47a12beSStefan Roese
360a47a12beSStefan Roese	STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException)
361a47a12beSStefan Roese	STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException)
362a47a12beSStefan Roese	STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException)
363a47a12beSStefan Roese#ifdef DEBUG
364a47a12beSStefan Roese	. = 0x1300
365a47a12beSStefan Roese	/*
366a47a12beSStefan Roese	 * This exception occurs when the program counter matches the
367a47a12beSStefan Roese	 * Instruction Address Breakpoint Register (IABR).
368a47a12beSStefan Roese	 *
369a47a12beSStefan Roese	 * I want the cpu to halt if this occurs so I can hunt around
370a47a12beSStefan Roese	 * with the debugger and look at things.
371a47a12beSStefan Roese	 *
372a47a12beSStefan Roese	 * When DEBUG is defined, both machine check enable (in the MSR)
373a47a12beSStefan Roese	 * and checkstop reset enable (in the reset mode register) are
374a47a12beSStefan Roese	 * turned off and so a checkstop condition will result in the cpu
375a47a12beSStefan Roese	 * halting.
376a47a12beSStefan Roese	 *
377a47a12beSStefan Roese	 * I force the cpu into a checkstop condition by putting an illegal
378a47a12beSStefan Roese	 * instruction here (at least this is the theory).
379a47a12beSStefan Roese	 *
380a47a12beSStefan Roese	 * well - that didnt work, so just do an infinite loop!
381a47a12beSStefan Roese	 */
382a47a12beSStefan Roese1:	b	1b
383a47a12beSStefan Roese#else
384a47a12beSStefan Roese	STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException)
385a47a12beSStefan Roese#endif
386a47a12beSStefan Roese	STD_EXCEPTION(0x1400, SMI, UnknownException)
387a47a12beSStefan Roese
388a47a12beSStefan Roese	STD_EXCEPTION(0x1500, Trap_15, UnknownException)
389a47a12beSStefan Roese	STD_EXCEPTION(0x1600, Trap_16, UnknownException)
390a47a12beSStefan Roese	STD_EXCEPTION(0x1700, Trap_17, UnknownException)
391a47a12beSStefan Roese	STD_EXCEPTION(0x1800, Trap_18, UnknownException)
392a47a12beSStefan Roese	STD_EXCEPTION(0x1900, Trap_19, UnknownException)
393a47a12beSStefan Roese	STD_EXCEPTION(0x1a00, Trap_1a, UnknownException)
394a47a12beSStefan Roese	STD_EXCEPTION(0x1b00, Trap_1b, UnknownException)
395a47a12beSStefan Roese	STD_EXCEPTION(0x1c00, Trap_1c, UnknownException)
396a47a12beSStefan Roese	STD_EXCEPTION(0x1d00, Trap_1d, UnknownException)
397a47a12beSStefan Roese	STD_EXCEPTION(0x1e00, Trap_1e, UnknownException)
398a47a12beSStefan Roese	STD_EXCEPTION(0x1f00, Trap_1f, UnknownException)
399a47a12beSStefan Roese	STD_EXCEPTION(0x2000, Trap_20, UnknownException)
400a47a12beSStefan Roese	STD_EXCEPTION(0x2100, Trap_21, UnknownException)
401a47a12beSStefan Roese	STD_EXCEPTION(0x2200, Trap_22, UnknownException)
402a47a12beSStefan Roese	STD_EXCEPTION(0x2300, Trap_23, UnknownException)
403a47a12beSStefan Roese	STD_EXCEPTION(0x2400, Trap_24, UnknownException)
404a47a12beSStefan Roese	STD_EXCEPTION(0x2500, Trap_25, UnknownException)
405a47a12beSStefan Roese	STD_EXCEPTION(0x2600, Trap_26, UnknownException)
406a47a12beSStefan Roese	STD_EXCEPTION(0x2700, Trap_27, UnknownException)
407a47a12beSStefan Roese	STD_EXCEPTION(0x2800, Trap_28, UnknownException)
408a47a12beSStefan Roese	STD_EXCEPTION(0x2900, Trap_29, UnknownException)
409a47a12beSStefan Roese	STD_EXCEPTION(0x2a00, Trap_2a, UnknownException)
410a47a12beSStefan Roese	STD_EXCEPTION(0x2b00, Trap_2b, UnknownException)
411a47a12beSStefan Roese	STD_EXCEPTION(0x2c00, Trap_2c, UnknownException)
412a47a12beSStefan Roese	STD_EXCEPTION(0x2d00, Trap_2d, UnknownException)
413a47a12beSStefan Roese	STD_EXCEPTION(0x2e00, Trap_2e, UnknownException)
414a47a12beSStefan Roese	STD_EXCEPTION(0x2f00, Trap_2f, UnknownException)
415a47a12beSStefan Roese
416a47a12beSStefan Roese
417a47a12beSStefan Roese	.globl	_end_of_vectors
418a47a12beSStefan Roese_end_of_vectors:
419a47a12beSStefan Roese
420a47a12beSStefan Roese	. = 0x3000
421a47a12beSStefan Roese
422a47a12beSStefan Roese/*
423a47a12beSStefan Roese * This code finishes saving the registers to the exception frame
424a47a12beSStefan Roese * and jumps to the appropriate handler for the exception.
425a47a12beSStefan Roese * Register r21 is pointer into trap frame, r1 has new stack pointer.
426a47a12beSStefan Roese */
427a47a12beSStefan Roese	.globl	transfer_to_handler
428a47a12beSStefan Roesetransfer_to_handler:
429a47a12beSStefan Roese	stw	r22,_NIP(r21)
430a47a12beSStefan Roese	lis	r22,MSR_POW@h
431a47a12beSStefan Roese	andc	r23,r23,r22
432a47a12beSStefan Roese	stw	r23,_MSR(r21)
433a47a12beSStefan Roese	SAVE_GPR(7, r21)
434a47a12beSStefan Roese	SAVE_4GPRS(8, r21)
435a47a12beSStefan Roese	SAVE_8GPRS(12, r21)
436a47a12beSStefan Roese	SAVE_8GPRS(24, r21)
437a47a12beSStefan Roese	mflr	r23
438a47a12beSStefan Roese	andi.	r24,r23,0x3f00		/* get vector offset */
439a47a12beSStefan Roese	stw	r24,TRAP(r21)
440a47a12beSStefan Roese	li	r22,0
441a47a12beSStefan Roese	stw	r22,RESULT(r21)
442a47a12beSStefan Roese	lwz	r24,0(r23)		/* virtual address of handler */
443a47a12beSStefan Roese	lwz	r23,4(r23)		/* where to go when done */
444a47a12beSStefan Roese	mtspr	SRR0,r24
445a47a12beSStefan Roese	mtspr	SRR1,r20
446a47a12beSStefan Roese	mtlr	r23
447a47a12beSStefan Roese	SYNC
448a47a12beSStefan Roese	rfi				/* jump to handler, enable MMU */
449a47a12beSStefan Roese
450a47a12beSStefan Roeseint_return:
451a47a12beSStefan Roese	mfmsr	r28		/* Disable interrupts */
452a47a12beSStefan Roese	li	r4,0
453a47a12beSStefan Roese	ori	r4,r4,MSR_EE
454a47a12beSStefan Roese	andc	r28,r28,r4
455a47a12beSStefan Roese	SYNC			/* Some chip revs need this... */
456a47a12beSStefan Roese	mtmsr	r28
457a47a12beSStefan Roese	SYNC
458a47a12beSStefan Roese	lwz	r2,_CTR(r1)
459a47a12beSStefan Roese	lwz	r0,_LINK(r1)
460a47a12beSStefan Roese	mtctr	r2
461a47a12beSStefan Roese	mtlr	r0
462a47a12beSStefan Roese	lwz	r2,_XER(r1)
463a47a12beSStefan Roese	lwz	r0,_CCR(r1)
464a47a12beSStefan Roese	mtspr	XER,r2
465a47a12beSStefan Roese	mtcrf	0xFF,r0
466a47a12beSStefan Roese	REST_10GPRS(3, r1)
467a47a12beSStefan Roese	REST_10GPRS(13, r1)
468a47a12beSStefan Roese	REST_8GPRS(23, r1)
469a47a12beSStefan Roese	REST_GPR(31, r1)
470a47a12beSStefan Roese	lwz	r2,_NIP(r1)	/* Restore environment */
471a47a12beSStefan Roese	lwz	r0,_MSR(r1)
472a47a12beSStefan Roese	mtspr	SRR0,r2
473a47a12beSStefan Roese	mtspr	SRR1,r0
474a47a12beSStefan Roese	lwz	r0,GPR0(r1)
475a47a12beSStefan Roese	lwz	r2,GPR2(r1)
476a47a12beSStefan Roese	lwz	r1,GPR1(r1)
477a47a12beSStefan Roese	SYNC
478a47a12beSStefan Roese	rfi
47906f60ae3SScott Wood#endif /* !MINIMAL_SPL */
480a47a12beSStefan Roese
481a47a12beSStefan Roese/*
482a47a12beSStefan Roese * This code initialises the E300 processor core
483a47a12beSStefan Roese * (conforms to PowerPC 603e spec)
484a47a12beSStefan Roese * Note: expects original MSR contents to be in r5.
485a47a12beSStefan Roese */
486a47a12beSStefan Roese	.globl	init_e300_core
487a47a12beSStefan Roeseinit_e300_core: /* time t 10 */
488a47a12beSStefan Roese	/* Initialize machine status; enable machine check interrupt */
489a47a12beSStefan Roese	/*-----------------------------------------------------------*/
490a47a12beSStefan Roese
491a47a12beSStefan Roese	li	r3, MSR_KERNEL			/* Set ME and RI flags */
492a47a12beSStefan Roese	rlwimi	r3, r5, 0, 25, 25	/* preserve IP bit set by HRCW */
493a47a12beSStefan Roese#ifdef DEBUG
494a47a12beSStefan Roese	rlwimi	r3, r5, 0, 21, 22   /* debugger might set SE & BE bits */
495a47a12beSStefan Roese#endif
496a47a12beSStefan Roese	SYNC						/* Some chip revs need this... */
497a47a12beSStefan Roese	mtmsr	r3
498a47a12beSStefan Roese	SYNC
499a47a12beSStefan Roese	mtspr	SRR1, r3			/* Make SRR1 match MSR */
500a47a12beSStefan Roese
501a47a12beSStefan Roese
502a47a12beSStefan Roese	lis	r3, CONFIG_SYS_IMMR@h
503a47a12beSStefan Roese#if defined(CONFIG_WATCHDOG)
504f6970d0cSHorst Kronstorfer	/* Initialise the Watchdog values and reset it (if req) */
505a47a12beSStefan Roese	/*------------------------------------------------------*/
506a47a12beSStefan Roese	lis r4, CONFIG_SYS_WATCHDOG_VALUE
507a47a12beSStefan Roese	ori r4, r4, (SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)
508a47a12beSStefan Roese	stw r4, SWCRR(r3)
509a47a12beSStefan Roese
510a47a12beSStefan Roese	/* and reset it */
511a47a12beSStefan Roese
512a47a12beSStefan Roese	li	r4, 0x556C
513a47a12beSStefan Roese	sth	r4, SWSRR@l(r3)
514a47a12beSStefan Roese	li	r4, -0x55C7
515a47a12beSStefan Roese	sth	r4, SWSRR@l(r3)
516a47a12beSStefan Roese#else
517f6970d0cSHorst Kronstorfer	/* Disable Watchdog  */
518a47a12beSStefan Roese	/*-------------------*/
519a47a12beSStefan Roese	lwz r4, SWCRR(r3)
520a47a12beSStefan Roese	/* Check to see if its enabled for disabling
521a47a12beSStefan Roese	   once disabled by SW you can't re-enable */
522a47a12beSStefan Roese	andi. r4, r4, 0x4
523a47a12beSStefan Roese	beq 1f
524a47a12beSStefan Roese	xor r4, r4, r4
525a47a12beSStefan Roese	stw r4, SWCRR(r3)
526a47a12beSStefan Roese1:
527a47a12beSStefan Roese#endif /* CONFIG_WATCHDOG */
528a47a12beSStefan Roese
529a47a12beSStefan Roese#if defined(CONFIG_MASK_AER_AO)
530a47a12beSStefan Roese	/* Write the Arbiter Event Enable to mask Address Only traps. */
531a47a12beSStefan Roese	/* This prevents the dcbz instruction from being trapped when */
532a47a12beSStefan Roese	/* HID0_ABE Address Broadcast Enable is set and the MEMORY    */
533a47a12beSStefan Roese	/* COHERENCY bit is set in the WIMG bits, which is often      */
534a47a12beSStefan Roese	/* needed for PCI operation.                                  */
535a47a12beSStefan Roese	lwz	r4, 0x0808(r3)
536a47a12beSStefan Roese	rlwinm	r0, r4, 0, ~AER_AO
537a47a12beSStefan Roese	stw	r0, 0x0808(r3)
538a47a12beSStefan Roese#endif /* CONFIG_MASK_AER_AO */
539a47a12beSStefan Roese
540a47a12beSStefan Roese	/* Initialize the Hardware Implementation-dependent Registers */
541a47a12beSStefan Roese	/* HID0 also contains cache control			*/
542a47a12beSStefan Roese	/* - force invalidation of data and instruction caches  */
543a47a12beSStefan Roese	/*------------------------------------------------------*/
544a47a12beSStefan Roese
545a47a12beSStefan Roese	lis	r3, CONFIG_SYS_HID0_INIT@h
546a47a12beSStefan Roese	ori	r3, r3, (CONFIG_SYS_HID0_INIT | HID0_ICFI | HID0_DCFI)@l
547a47a12beSStefan Roese	SYNC
548a47a12beSStefan Roese	mtspr	HID0, r3
549a47a12beSStefan Roese
550a47a12beSStefan Roese	lis	r3, CONFIG_SYS_HID0_FINAL@h
551a47a12beSStefan Roese	ori	r3, r3, (CONFIG_SYS_HID0_FINAL & ~(HID0_ICFI | HID0_DCFI))@l
552a47a12beSStefan Roese	SYNC
553a47a12beSStefan Roese	mtspr	HID0, r3
554a47a12beSStefan Roese
555a47a12beSStefan Roese	lis	r3, CONFIG_SYS_HID2@h
556a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_HID2@l
557a47a12beSStefan Roese	SYNC
558a47a12beSStefan Roese	mtspr	HID2, r3
559a47a12beSStefan Roese
560a47a12beSStefan Roese	/* Done!						*/
561a47a12beSStefan Roese	/*------------------------------*/
562a47a12beSStefan Roese	blr
563a47a12beSStefan Roese
564a47a12beSStefan Roese	/* setup_bats - set them up to some initial state */
565a47a12beSStefan Roese	.globl	setup_bats
566a47a12beSStefan Roesesetup_bats:
567a47a12beSStefan Roese	addis	r0, r0, 0x0000
568a47a12beSStefan Roese
569a47a12beSStefan Roese	/* IBAT 0 */
570a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_IBAT0L@h
571a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_IBAT0L@l
572a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_IBAT0U@h
573a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_IBAT0U@l
574a47a12beSStefan Roese	mtspr	IBAT0L, r4
575a47a12beSStefan Roese	mtspr	IBAT0U, r3
576a47a12beSStefan Roese
577a47a12beSStefan Roese	/* DBAT 0 */
578a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_DBAT0L@h
579a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_DBAT0L@l
580a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_DBAT0U@h
581a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_DBAT0U@l
582a47a12beSStefan Roese	mtspr	DBAT0L, r4
583a47a12beSStefan Roese	mtspr	DBAT0U, r3
584a47a12beSStefan Roese
585a47a12beSStefan Roese	/* IBAT 1 */
586a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_IBAT1L@h
587a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_IBAT1L@l
588a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_IBAT1U@h
589a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_IBAT1U@l
590a47a12beSStefan Roese	mtspr	IBAT1L, r4
591a47a12beSStefan Roese	mtspr	IBAT1U, r3
592a47a12beSStefan Roese
593a47a12beSStefan Roese	/* DBAT 1 */
594a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_DBAT1L@h
595a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_DBAT1L@l
596a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_DBAT1U@h
597a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_DBAT1U@l
598a47a12beSStefan Roese	mtspr	DBAT1L, r4
599a47a12beSStefan Roese	mtspr	DBAT1U, r3
600a47a12beSStefan Roese
601a47a12beSStefan Roese	/* IBAT 2 */
602a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_IBAT2L@h
603a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_IBAT2L@l
604a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_IBAT2U@h
605a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_IBAT2U@l
606a47a12beSStefan Roese	mtspr	IBAT2L, r4
607a47a12beSStefan Roese	mtspr	IBAT2U, r3
608a47a12beSStefan Roese
609a47a12beSStefan Roese	/* DBAT 2 */
610a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_DBAT2L@h
611a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_DBAT2L@l
612a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_DBAT2U@h
613a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_DBAT2U@l
614a47a12beSStefan Roese	mtspr	DBAT2L, r4
615a47a12beSStefan Roese	mtspr	DBAT2U, r3
616a47a12beSStefan Roese
617a47a12beSStefan Roese	/* IBAT 3 */
618a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_IBAT3L@h
619a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_IBAT3L@l
620a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_IBAT3U@h
621a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_IBAT3U@l
622a47a12beSStefan Roese	mtspr	IBAT3L, r4
623a47a12beSStefan Roese	mtspr	IBAT3U, r3
624a47a12beSStefan Roese
625a47a12beSStefan Roese	/* DBAT 3 */
626a47a12beSStefan Roese	addis	r4, r0, CONFIG_SYS_DBAT3L@h
627a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_DBAT3L@l
628a47a12beSStefan Roese	addis	r3, r0, CONFIG_SYS_DBAT3U@h
629a47a12beSStefan Roese	ori	r3, r3, CONFIG_SYS_DBAT3U@l
630a47a12beSStefan Roese	mtspr	DBAT3L, r4
631a47a12beSStefan Roese	mtspr	DBAT3U, r3
632a47a12beSStefan Roese
633a47a12beSStefan Roese#ifdef CONFIG_HIGH_BATS
634a47a12beSStefan Roese	/* IBAT 4 */
635a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_IBAT4L@h
636a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_IBAT4L@l
637a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_IBAT4U@h
638a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_IBAT4U@l
639a47a12beSStefan Roese	mtspr   IBAT4L, r4
640a47a12beSStefan Roese	mtspr   IBAT4U, r3
641a47a12beSStefan Roese
642a47a12beSStefan Roese	/* DBAT 4 */
643a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_DBAT4L@h
644a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_DBAT4L@l
645a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_DBAT4U@h
646a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_DBAT4U@l
647a47a12beSStefan Roese	mtspr   DBAT4L, r4
648a47a12beSStefan Roese	mtspr   DBAT4U, r3
649a47a12beSStefan Roese
650a47a12beSStefan Roese	/* IBAT 5 */
651a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_IBAT5L@h
652a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_IBAT5L@l
653a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_IBAT5U@h
654a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_IBAT5U@l
655a47a12beSStefan Roese	mtspr   IBAT5L, r4
656a47a12beSStefan Roese	mtspr   IBAT5U, r3
657a47a12beSStefan Roese
658a47a12beSStefan Roese	/* DBAT 5 */
659a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_DBAT5L@h
660a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_DBAT5L@l
661a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_DBAT5U@h
662a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_DBAT5U@l
663a47a12beSStefan Roese	mtspr   DBAT5L, r4
664a47a12beSStefan Roese	mtspr   DBAT5U, r3
665a47a12beSStefan Roese
666a47a12beSStefan Roese	/* IBAT 6 */
667a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_IBAT6L@h
668a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_IBAT6L@l
669a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_IBAT6U@h
670a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_IBAT6U@l
671a47a12beSStefan Roese	mtspr   IBAT6L, r4
672a47a12beSStefan Roese	mtspr   IBAT6U, r3
673a47a12beSStefan Roese
674a47a12beSStefan Roese	/* DBAT 6 */
675a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_DBAT6L@h
676a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_DBAT6L@l
677a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_DBAT6U@h
678a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_DBAT6U@l
679a47a12beSStefan Roese	mtspr   DBAT6L, r4
680a47a12beSStefan Roese	mtspr   DBAT6U, r3
681a47a12beSStefan Roese
682a47a12beSStefan Roese	/* IBAT 7 */
683a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_IBAT7L@h
684a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_IBAT7L@l
685a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_IBAT7U@h
686a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_IBAT7U@l
687a47a12beSStefan Roese	mtspr   IBAT7L, r4
688a47a12beSStefan Roese	mtspr   IBAT7U, r3
689a47a12beSStefan Roese
690a47a12beSStefan Roese	/* DBAT 7 */
691a47a12beSStefan Roese	addis   r4, r0, CONFIG_SYS_DBAT7L@h
692a47a12beSStefan Roese	ori     r4, r4, CONFIG_SYS_DBAT7L@l
693a47a12beSStefan Roese	addis   r3, r0, CONFIG_SYS_DBAT7U@h
694a47a12beSStefan Roese	ori     r3, r3, CONFIG_SYS_DBAT7U@l
695a47a12beSStefan Roese	mtspr   DBAT7L, r4
696a47a12beSStefan Roese	mtspr   DBAT7U, r3
697a47a12beSStefan Roese#endif
698a47a12beSStefan Roese
699a47a12beSStefan Roese	isync
700a47a12beSStefan Roese
701a47a12beSStefan Roese	/* invalidate all tlb's
702a47a12beSStefan Roese	 *
703a47a12beSStefan Roese	 * From the 603e User Manual: "The 603e provides the ability to
704a47a12beSStefan Roese	 * invalidate a TLB entry. The TLB Invalidate Entry (tlbie)
705a47a12beSStefan Roese	 * instruction invalidates the TLB entry indexed by the EA, and
706a47a12beSStefan Roese	 * operates on both the instruction and data TLBs simultaneously
707a47a12beSStefan Roese	 * invalidating four TLB entries (both sets in each TLB). The
708a47a12beSStefan Roese	 * index corresponds to bits 15-19 of the EA. To invalidate all
709a47a12beSStefan Roese	 * entries within both TLBs, 32 tlbie instructions should be
710a47a12beSStefan Roese	 * issued, incrementing this field by one each time."
711a47a12beSStefan Roese	 *
712a47a12beSStefan Roese	 * "Note that the tlbia instruction is not implemented on the
713a47a12beSStefan Roese	 * 603e."
714a47a12beSStefan Roese	 *
715a47a12beSStefan Roese	 * bits 15-19 correspond to addresses 0x00000000 to 0x0001F000
716a47a12beSStefan Roese	 * incrementing by 0x1000 each time. The code below is sort of
717a47a12beSStefan Roese	 * based on code in "flush_tlbs" from arch/powerpc/kernel/head.S
718a47a12beSStefan Roese	 *
719a47a12beSStefan Roese	 */
720a47a12beSStefan Roese	lis	r3, 0
721a47a12beSStefan Roese	lis	r5, 2
722a47a12beSStefan Roese
723a47a12beSStefan Roese1:
724a47a12beSStefan Roese	tlbie	r3
725a47a12beSStefan Roese	addi	r3, r3, 0x1000
726a47a12beSStefan Roese	cmp	0, 0, r3, r5
727a47a12beSStefan Roese	blt	1b
728a47a12beSStefan Roese
729a47a12beSStefan Roese	blr
730a47a12beSStefan Roese
731a47a12beSStefan Roese/* Cache functions.
732a47a12beSStefan Roese *
733a47a12beSStefan Roese * Note: requires that all cache bits in
734a47a12beSStefan Roese * HID0 are in the low half word.
735a47a12beSStefan Roese */
73606f60ae3SScott Wood#ifndef MINIMAL_SPL
737a47a12beSStefan Roese	.globl	icache_enable
738a47a12beSStefan Roeseicache_enable:
739a47a12beSStefan Roese	mfspr	r3, HID0
740a47a12beSStefan Roese	ori	r3, r3, HID0_ICE
741a47a12beSStefan Roese	li	r4, HID0_ICFI|HID0_ILOCK
742a47a12beSStefan Roese	andc	r3, r3, r4
743a47a12beSStefan Roese	ori	r4, r3, HID0_ICFI
744a47a12beSStefan Roese	isync
745a47a12beSStefan Roese	mtspr	HID0, r4    /* sets enable and invalidate, clears lock */
746a47a12beSStefan Roese	isync
747a47a12beSStefan Roese	mtspr	HID0, r3	/* clears invalidate */
748a47a12beSStefan Roese	blr
749a47a12beSStefan Roese
750a47a12beSStefan Roese	.globl	icache_disable
751a47a12beSStefan Roeseicache_disable:
752a47a12beSStefan Roese	mfspr	r3, HID0
753a47a12beSStefan Roese	lis	r4, 0
754a47a12beSStefan Roese	ori	r4, r4, HID0_ICE|HID0_ICFI|HID0_ILOCK
755a47a12beSStefan Roese	andc	r3, r3, r4
756a47a12beSStefan Roese	isync
757a47a12beSStefan Roese	mtspr	HID0, r3	/* clears invalidate, enable and lock */
758a47a12beSStefan Roese	blr
759a47a12beSStefan Roese
760a47a12beSStefan Roese	.globl	icache_status
761a47a12beSStefan Roeseicache_status:
762a47a12beSStefan Roese	mfspr	r3, HID0
763a47a12beSStefan Roese	rlwinm	r3, r3, (31 - HID0_ICE_SHIFT + 1), 31, 31
764a47a12beSStefan Roese	blr
76506f60ae3SScott Wood#endif	/* !MINIMAL_SPL */
766a47a12beSStefan Roese
767a47a12beSStefan Roese	.globl	dcache_enable
768a47a12beSStefan Roesedcache_enable:
769a47a12beSStefan Roese	mfspr	r3, HID0
770a47a12beSStefan Roese	li	r5, HID0_DCFI|HID0_DLOCK
771a47a12beSStefan Roese	andc	r3, r3, r5
772a47a12beSStefan Roese	ori	r3, r3, HID0_DCE
773a47a12beSStefan Roese	sync
774a47a12beSStefan Roese	mtspr	HID0, r3		/* enable, no invalidate */
775a47a12beSStefan Roese	blr
776a47a12beSStefan Roese
777a47a12beSStefan Roese	.globl	dcache_disable
778a47a12beSStefan Roesedcache_disable:
779a47a12beSStefan Roese	mflr	r4
780a47a12beSStefan Roese	bl	flush_dcache		/* uses r3 and r5 */
781a47a12beSStefan Roese	mfspr	r3, HID0
782a47a12beSStefan Roese	li	r5, HID0_DCE|HID0_DLOCK
783a47a12beSStefan Roese	andc	r3, r3, r5
784a47a12beSStefan Roese	ori	r5, r3, HID0_DCFI
785a47a12beSStefan Roese	sync
786a47a12beSStefan Roese	mtspr	HID0, r5	/* sets invalidate, clears enable and lock */
787a47a12beSStefan Roese	sync
788a47a12beSStefan Roese	mtspr	HID0, r3	/* clears invalidate */
789a47a12beSStefan Roese	mtlr	r4
790a47a12beSStefan Roese	blr
791a47a12beSStefan Roese
792a47a12beSStefan Roese	.globl	dcache_status
793a47a12beSStefan Roesedcache_status:
794a47a12beSStefan Roese	mfspr	r3, HID0
795a47a12beSStefan Roese	rlwinm	r3, r3, (31 - HID0_DCE_SHIFT + 1), 31, 31
796a47a12beSStefan Roese	blr
797a47a12beSStefan Roese
798a47a12beSStefan Roese	.globl	flush_dcache
799a47a12beSStefan Roeseflush_dcache:
800a47a12beSStefan Roese	lis	r3, 0
801a47a12beSStefan Roese	lis	r5, CONFIG_SYS_CACHELINE_SIZE
802a47a12beSStefan Roese1:	cmp	0, 1, r3, r5
803a47a12beSStefan Roese	bge	2f
804a47a12beSStefan Roese	lwz	r5, 0(r3)
805a47a12beSStefan Roese	lis	r5, CONFIG_SYS_CACHELINE_SIZE
806a47a12beSStefan Roese	addi	r3, r3, 0x4
807a47a12beSStefan Roese	b	1b
808a47a12beSStefan Roese2:	blr
809a47a12beSStefan Roese
810a47a12beSStefan Roese/*-------------------------------------------------------------------*/
811a47a12beSStefan Roese
812a47a12beSStefan Roese/*
813a47a12beSStefan Roese * void relocate_code (addr_sp, gd, addr_moni)
814a47a12beSStefan Roese *
815a47a12beSStefan Roese * This "function" does not return, instead it continues in RAM
816a47a12beSStefan Roese * after relocating the monitor code.
817a47a12beSStefan Roese *
818a47a12beSStefan Roese * r3 = dest
819a47a12beSStefan Roese * r4 = src
820a47a12beSStefan Roese * r5 = length in bytes
821a47a12beSStefan Roese * r6 = cachelinesize
822a47a12beSStefan Roese */
823a47a12beSStefan Roese	.globl	relocate_code
824a47a12beSStefan Roeserelocate_code:
825a47a12beSStefan Roese	mr	r1,  r3		/* Set new stack pointer	*/
826a47a12beSStefan Roese	mr	r9,  r4		/* Save copy of Global Data pointer */
827a47a12beSStefan Roese	mr	r10, r5		/* Save copy of Destination Address */
828a47a12beSStefan Roese
829a47a12beSStefan Roese	GET_GOT
830a47a12beSStefan Roese	mr	r3,  r5				/* Destination Address */
831a47a12beSStefan Roese	lis	r4, CONFIG_SYS_MONITOR_BASE@h		/* Source      Address */
832a47a12beSStefan Roese	ori	r4, r4, CONFIG_SYS_MONITOR_BASE@l
833a47a12beSStefan Roese	lwz	r5, GOT(__bss_start)
834a47a12beSStefan Roese	sub	r5, r5, r4
835a47a12beSStefan Roese	li	r6, CONFIG_SYS_CACHELINE_SIZE		/* Cache Line Size */
836a47a12beSStefan Roese
837a47a12beSStefan Roese	/*
838a47a12beSStefan Roese	 * Fix GOT pointer:
839a47a12beSStefan Roese	 *
840a47a12beSStefan Roese	 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE)
841a47a12beSStefan Roese	 *		+ Destination Address
842a47a12beSStefan Roese	 *
843a47a12beSStefan Roese	 * Offset:
844a47a12beSStefan Roese	 */
845a47a12beSStefan Roese	sub	r15, r10, r4
846a47a12beSStefan Roese
847a47a12beSStefan Roese	/* First our own GOT */
848a47a12beSStefan Roese	add	r12, r12, r15
849a47a12beSStefan Roese	/* then the one used by the C code */
850a47a12beSStefan Roese	add	r30, r30, r15
851a47a12beSStefan Roese
852a47a12beSStefan Roese	/*
853a47a12beSStefan Roese	 * Now relocate code
854a47a12beSStefan Roese	 */
855a47a12beSStefan Roese
856a47a12beSStefan Roese	cmplw	cr1,r3,r4
857a47a12beSStefan Roese	addi	r0,r5,3
858a47a12beSStefan Roese	srwi.	r0,r0,2
859a47a12beSStefan Roese	beq	cr1,4f		/* In place copy is not necessary */
860a47a12beSStefan Roese	beq	7f		/* Protect against 0 count	  */
861a47a12beSStefan Roese	mtctr	r0
862a47a12beSStefan Roese	bge	cr1,2f
863a47a12beSStefan Roese	la	r8,-4(r4)
864a47a12beSStefan Roese	la	r7,-4(r3)
865a47a12beSStefan Roese
866a47a12beSStefan Roese	/* copy */
867a47a12beSStefan Roese1:	lwzu	r0,4(r8)
868a47a12beSStefan Roese	stwu	r0,4(r7)
869a47a12beSStefan Roese	bdnz	1b
870a47a12beSStefan Roese
871a47a12beSStefan Roese	addi	r0,r5,3
872a47a12beSStefan Roese	srwi.	r0,r0,2
873a47a12beSStefan Roese	mtctr	r0
874a47a12beSStefan Roese	la	r8,-4(r4)
875a47a12beSStefan Roese	la	r7,-4(r3)
876a47a12beSStefan Roese
877a47a12beSStefan Roese	/* and compare */
878a47a12beSStefan Roese20:	lwzu	r20,4(r8)
879a47a12beSStefan Roese	lwzu	r21,4(r7)
880a47a12beSStefan Roese	xor. r22, r20, r21
881a47a12beSStefan Roese	bne  30f
882a47a12beSStefan Roese	bdnz	20b
883a47a12beSStefan Roese	b 4f
884a47a12beSStefan Roese
885a47a12beSStefan Roese	/* compare failed */
886a47a12beSStefan Roese30:	li r3, 0
887a47a12beSStefan Roese	blr
888a47a12beSStefan Roese
889a47a12beSStefan Roese2:	slwi	r0,r0,2 /* re copy in reverse order ... y do we needed it? */
890a47a12beSStefan Roese	add	r8,r4,r0
891a47a12beSStefan Roese	add	r7,r3,r0
892a47a12beSStefan Roese3:	lwzu	r0,-4(r8)
893a47a12beSStefan Roese	stwu	r0,-4(r7)
894a47a12beSStefan Roese	bdnz	3b
895a47a12beSStefan Roese
896a47a12beSStefan Roese/*
897a47a12beSStefan Roese * Now flush the cache: note that we must start from a cache aligned
898a47a12beSStefan Roese * address. Otherwise we might miss one cache line.
899a47a12beSStefan Roese */
900a47a12beSStefan Roese4:	cmpwi	r6,0
901a47a12beSStefan Roese	add	r5,r3,r5
902a47a12beSStefan Roese	beq	7f		/* Always flush prefetch queue in any case */
903a47a12beSStefan Roese	subi	r0,r6,1
904a47a12beSStefan Roese	andc	r3,r3,r0
905a47a12beSStefan Roese	mr	r4,r3
906a47a12beSStefan Roese5:	dcbst	0,r4
907a47a12beSStefan Roese	add	r4,r4,r6
908a47a12beSStefan Roese	cmplw	r4,r5
909a47a12beSStefan Roese	blt	5b
910a47a12beSStefan Roese	sync			/* Wait for all dcbst to complete on bus */
911a47a12beSStefan Roese	mr	r4,r3
912a47a12beSStefan Roese6:	icbi	0,r4
913a47a12beSStefan Roese	add	r4,r4,r6
914a47a12beSStefan Roese	cmplw	r4,r5
915a47a12beSStefan Roese	blt	6b
916a47a12beSStefan Roese7:	sync			/* Wait for all icbi to complete on bus	*/
917a47a12beSStefan Roese	isync
918a47a12beSStefan Roese
919a47a12beSStefan Roese/*
920a47a12beSStefan Roese * We are done. Do not return, instead branch to second part of board
921a47a12beSStefan Roese * initialization, now running from RAM.
922a47a12beSStefan Roese */
923a47a12beSStefan Roese	addi	r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
924a47a12beSStefan Roese	mtlr	r0
925a47a12beSStefan Roese	blr
926a47a12beSStefan Roese
927a47a12beSStefan Roesein_ram:
928a47a12beSStefan Roese
929a47a12beSStefan Roese	/*
930a47a12beSStefan Roese	 * Relocation Function, r12 point to got2+0x8000
931a47a12beSStefan Roese	 *
932a47a12beSStefan Roese	 * Adjust got2 pointers, no need to check for 0, this code
933a47a12beSStefan Roese	 * already puts a few entries in the table.
934a47a12beSStefan Roese	 */
935a47a12beSStefan Roese	li	r0,__got2_entries@sectoff@l
936a47a12beSStefan Roese	la	r3,GOT(_GOT2_TABLE_)
937a47a12beSStefan Roese	lwz	r11,GOT(_GOT2_TABLE_)
938a47a12beSStefan Roese	mtctr	r0
939a47a12beSStefan Roese	sub	r11,r3,r11
940a47a12beSStefan Roese	addi	r3,r3,-4
941a47a12beSStefan Roese1:	lwzu	r0,4(r3)
942a47a12beSStefan Roese	cmpwi	r0,0
943a47a12beSStefan Roese	beq-	2f
944a47a12beSStefan Roese	add	r0,r0,r11
945a47a12beSStefan Roese	stw	r0,0(r3)
946a47a12beSStefan Roese2:	bdnz	1b
947a47a12beSStefan Roese
94806f60ae3SScott Wood#ifndef MINIMAL_SPL
949a47a12beSStefan Roese	/*
950a47a12beSStefan Roese	 * Now adjust the fixups and the pointers to the fixups
951a47a12beSStefan Roese	 * in case we need to move ourselves again.
952a47a12beSStefan Roese	 */
953a47a12beSStefan Roese	li	r0,__fixup_entries@sectoff@l
954a47a12beSStefan Roese	lwz	r3,GOT(_FIXUP_TABLE_)
955a47a12beSStefan Roese	cmpwi	r0,0
956a47a12beSStefan Roese	mtctr	r0
957a47a12beSStefan Roese	addi	r3,r3,-4
958a47a12beSStefan Roese	beq	4f
959a47a12beSStefan Roese3:	lwzu	r4,4(r3)
960a47a12beSStefan Roese	lwzux	r0,r4,r11
961d1e0b10aSJoakim Tjernlund	cmpwi	r0,0
962a47a12beSStefan Roese	add	r0,r0,r11
96334bbf618SJoakim Tjernlund	stw	r4,0(r3)
964d1e0b10aSJoakim Tjernlund	beq-	5f
965a47a12beSStefan Roese	stw	r0,0(r4)
966d1e0b10aSJoakim Tjernlund5:	bdnz	3b
967a47a12beSStefan Roese4:
968a47a12beSStefan Roese#endif
969a47a12beSStefan Roese
970a47a12beSStefan Roeseclear_bss:
971a47a12beSStefan Roese	/*
972a47a12beSStefan Roese	 * Now clear BSS segment
973a47a12beSStefan Roese	 */
974a47a12beSStefan Roese	lwz	r3,GOT(__bss_start)
9753929fb0aSSimon Glass	lwz	r4,GOT(__bss_end)
976a47a12beSStefan Roese
977a47a12beSStefan Roese	cmplw	0, r3, r4
978a47a12beSStefan Roese	beq	6f
979a47a12beSStefan Roese
980a47a12beSStefan Roese	li	r0, 0
981a47a12beSStefan Roese5:
982a47a12beSStefan Roese	stw	r0, 0(r3)
983a47a12beSStefan Roese	addi	r3, r3, 4
984a47a12beSStefan Roese	cmplw	0, r3, r4
985a47a12beSStefan Roese	bne	5b
986a47a12beSStefan Roese6:
987a47a12beSStefan Roese
988a47a12beSStefan Roese	mr	r3, r9		/* Global Data pointer		*/
989a47a12beSStefan Roese	mr	r4, r10		/* Destination Address		*/
990a47a12beSStefan Roese	bl	board_init_r
991a47a12beSStefan Roese
99206f60ae3SScott Wood#ifndef MINIMAL_SPL
993a47a12beSStefan Roese	/*
994a47a12beSStefan Roese	 * Copy exception vector code to low memory
995a47a12beSStefan Roese	 *
996a47a12beSStefan Roese	 * r3: dest_addr
997a47a12beSStefan Roese	 * r7: source address, r8: end address, r9: target address
998a47a12beSStefan Roese	 */
999a47a12beSStefan Roese	.globl	trap_init
1000a47a12beSStefan Roesetrap_init:
1001a47a12beSStefan Roese	mflr	r4		/* save link register */
1002a47a12beSStefan Roese	GET_GOT
1003a47a12beSStefan Roese	lwz	r7, GOT(_start)
1004a47a12beSStefan Roese	lwz	r8, GOT(_end_of_vectors)
1005a47a12beSStefan Roese
1006a47a12beSStefan Roese	li	r9, 0x100	/* reset vector always at 0x100 */
1007a47a12beSStefan Roese
1008a47a12beSStefan Roese	cmplw	0, r7, r8
1009a47a12beSStefan Roese	bgelr			/* return if r7>=r8 - just in case */
1010a47a12beSStefan Roese1:
1011a47a12beSStefan Roese	lwz	r0, 0(r7)
1012a47a12beSStefan Roese	stw	r0, 0(r9)
1013a47a12beSStefan Roese	addi	r7, r7, 4
1014a47a12beSStefan Roese	addi	r9, r9, 4
1015a47a12beSStefan Roese	cmplw	0, r7, r8
1016a47a12beSStefan Roese	bne	1b
1017a47a12beSStefan Roese
1018a47a12beSStefan Roese	/*
1019a47a12beSStefan Roese	 * relocate `hdlr' and `int_return' entries
1020a47a12beSStefan Roese	 */
1021a47a12beSStefan Roese	li	r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
1022a47a12beSStefan Roese	li	r8, Alignment - _start + EXC_OFF_SYS_RESET
1023a47a12beSStefan Roese2:
1024a47a12beSStefan Roese	bl	trap_reloc
1025a47a12beSStefan Roese	addi	r7, r7, 0x100		/* next exception vector */
1026a47a12beSStefan Roese	cmplw	0, r7, r8
1027a47a12beSStefan Roese	blt	2b
1028a47a12beSStefan Roese
1029a47a12beSStefan Roese	li	r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
1030a47a12beSStefan Roese	bl	trap_reloc
1031a47a12beSStefan Roese
1032a47a12beSStefan Roese	li	r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
1033a47a12beSStefan Roese	bl	trap_reloc
1034a47a12beSStefan Roese
1035a47a12beSStefan Roese	li	r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
1036a47a12beSStefan Roese	li	r8, SystemCall - _start + EXC_OFF_SYS_RESET
1037a47a12beSStefan Roese3:
1038a47a12beSStefan Roese	bl	trap_reloc
1039a47a12beSStefan Roese	addi	r7, r7, 0x100		/* next exception vector */
1040a47a12beSStefan Roese	cmplw	0, r7, r8
1041a47a12beSStefan Roese	blt	3b
1042a47a12beSStefan Roese
1043a47a12beSStefan Roese	li	r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
1044a47a12beSStefan Roese	li	r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
1045a47a12beSStefan Roese4:
1046a47a12beSStefan Roese	bl	trap_reloc
1047a47a12beSStefan Roese	addi	r7, r7, 0x100		/* next exception vector */
1048a47a12beSStefan Roese	cmplw	0, r7, r8
1049a47a12beSStefan Roese	blt	4b
1050a47a12beSStefan Roese
1051a47a12beSStefan Roese	mfmsr	r3			/* now that the vectors have */
1052a47a12beSStefan Roese	lis	r7, MSR_IP@h		/* relocated into low memory */
1053a47a12beSStefan Roese	ori	r7, r7, MSR_IP@l	/* MSR[IP] can be turned off */
1054a47a12beSStefan Roese	andc	r3, r3, r7		/* (if it was on) */
1055a47a12beSStefan Roese	SYNC				/* Some chip revs need this... */
1056a47a12beSStefan Roese	mtmsr	r3
1057a47a12beSStefan Roese	SYNC
1058a47a12beSStefan Roese
1059a47a12beSStefan Roese	mtlr	r4			/* restore link register    */
1060a47a12beSStefan Roese	blr
1061a47a12beSStefan Roese
106206f60ae3SScott Wood#endif /* !MINIMAL_SPL */
1063a47a12beSStefan Roese
1064a47a12beSStefan Roese#ifdef CONFIG_SYS_INIT_RAM_LOCK
1065a47a12beSStefan Roeselock_ram_in_cache:
1066a47a12beSStefan Roese	/* Allocate Initial RAM in data cache.
1067a47a12beSStefan Roese	 */
1068a47a12beSStefan Roese	lis	r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
1069a47a12beSStefan Roese	ori	r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
1070553f0982SWolfgang Denk	li	r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
1071a47a12beSStefan Roese		     (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
1072a47a12beSStefan Roese	mtctr	r4
1073a47a12beSStefan Roese1:
1074a47a12beSStefan Roese	dcbz	r0, r3
1075a47a12beSStefan Roese	addi	r3, r3, 32
1076a47a12beSStefan Roese	bdnz	1b
1077a47a12beSStefan Roese
1078a47a12beSStefan Roese	/* Lock the data cache */
1079a47a12beSStefan Roese	mfspr	r0, HID0
1080a47a12beSStefan Roese	ori	r0, r0, HID0_DLOCK
1081a47a12beSStefan Roese	sync
1082a47a12beSStefan Roese	mtspr	HID0, r0
1083a47a12beSStefan Roese	sync
1084a47a12beSStefan Roese	blr
1085a47a12beSStefan Roese
108606f60ae3SScott Wood#ifndef MINIMAL_SPL
1087a47a12beSStefan Roese.globl unlock_ram_in_cache
1088a47a12beSStefan Roeseunlock_ram_in_cache:
1089a47a12beSStefan Roese	/* invalidate the INIT_RAM section */
1090a47a12beSStefan Roese	lis	r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
1091a47a12beSStefan Roese	ori	r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
1092553f0982SWolfgang Denk	li	r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
1093a47a12beSStefan Roese		     (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
1094a47a12beSStefan Roese	mtctr	r4
1095a47a12beSStefan Roese1:	icbi	r0, r3
1096a47a12beSStefan Roese	dcbi	r0, r3
1097a47a12beSStefan Roese	addi	r3, r3, 32
1098a47a12beSStefan Roese	bdnz	1b
1099a47a12beSStefan Roese	sync			/* Wait for all icbi to complete on bus	*/
1100a47a12beSStefan Roese	isync
1101a47a12beSStefan Roese
1102a47a12beSStefan Roese	/* Unlock the data cache and invalidate it */
1103a47a12beSStefan Roese	mfspr   r3, HID0
1104a47a12beSStefan Roese	li	r5, HID0_DLOCK|HID0_DCFI
1105a47a12beSStefan Roese	andc	r3, r3, r5		/* no invalidate, unlock */
1106a47a12beSStefan Roese	ori	r5, r3, HID0_DCFI	/* invalidate, unlock */
1107a47a12beSStefan Roese	sync
1108a47a12beSStefan Roese	mtspr	HID0, r5		/* invalidate, unlock */
1109a47a12beSStefan Roese	sync
1110a47a12beSStefan Roese	mtspr	HID0, r3		/* no invalidate, unlock */
1111a47a12beSStefan Roese	blr
111206f60ae3SScott Wood#endif /* !MINIMAL_SPL */
1113a47a12beSStefan Roese#endif /* CONFIG_SYS_INIT_RAM_LOCK */
1114a47a12beSStefan Roese
1115a47a12beSStefan Roese#ifdef CONFIG_SYS_FLASHBOOT
1116a47a12beSStefan Roesemap_flash_by_law1:
1117a47a12beSStefan Roese	/* When booting from ROM (Flash or EPROM), clear the  */
1118a47a12beSStefan Roese	/* Address Mask in OR0 so ROM appears everywhere      */
1119a47a12beSStefan Roese	/*----------------------------------------------------*/
1120a47a12beSStefan Roese	lis	r3, (CONFIG_SYS_IMMR)@h  /* r3 <= CONFIG_SYS_IMMR    */
1121a47a12beSStefan Roese	lwz	r4, OR0@l(r3)
1122a47a12beSStefan Roese	li	r5, 0x7fff        /* r5 <= 0x00007FFFF */
1123a47a12beSStefan Roese	and	r4, r4, r5
1124a47a12beSStefan Roese	stw	r4, OR0@l(r3)     /* OR0 <= OR0 & 0x00007FFFF */
1125a47a12beSStefan Roese
1126a47a12beSStefan Roese	/* As MPC8349E User's Manual presented, when RCW[BMS] is set to 0,
1127a47a12beSStefan Roese	 * system will boot from 0x0000_0100, and the LBLAWBAR0[BASE_ADDR]
1128a47a12beSStefan Roese	 * reset value is 0x00000; when RCW[BMS] is set to 1, system will boot
1129a47a12beSStefan Roese	 * from 0xFFF0_0100, and the LBLAWBAR0[BASE_ADDR] reset value is
1130a47a12beSStefan Roese	 * 0xFF800.  From the hard resetting to here, the processor fetched and
1131a47a12beSStefan Roese	 * executed the instructions one by one.  There is not absolutely
1132a47a12beSStefan Roese	 * jumping happened.  Laterly, the u-boot code has to do an absolutely
1133a47a12beSStefan Roese	 * jumping to tell the CPU instruction fetching component what the
1134a47a12beSStefan Roese	 * u-boot TEXT base address is.  Because the TEXT base resides in the
1135a47a12beSStefan Roese	 * boot ROM memory space, to garantee the code can run smoothly after
1136a47a12beSStefan Roese	 * that jumping, we must map in the entire boot ROM by Local Access
1137a47a12beSStefan Roese	 * Window.  Sometimes, we desire an non-0x00000 or non-0xFF800 starting
1138a47a12beSStefan Roese	 * address for boot ROM, such as 0xFE000000.  In this case, the default
1139a47a12beSStefan Roese	 * LBIU Local Access Widow 0 will not cover this memory space.  So, we
1140a47a12beSStefan Roese	 * need another window to map in it.
1141a47a12beSStefan Roese	 */
1142a47a12beSStefan Roese	lis r4, (CONFIG_SYS_FLASH_BASE)@h
1143a47a12beSStefan Roese	ori r4, r4, (CONFIG_SYS_FLASH_BASE)@l
1144a47a12beSStefan Roese	stw r4, LBLAWBAR1(r3) /* LBLAWBAR1 <= CONFIG_SYS_FLASH_BASE */
1145a47a12beSStefan Roese
1146a47a12beSStefan Roese	/* Store 0x80000012 + log2(CONFIG_SYS_FLASH_SIZE) into LBLAWAR1 */
1147a47a12beSStefan Roese	lis r4, (0x80000012)@h
1148a47a12beSStefan Roese	ori r4, r4, (0x80000012)@l
1149a47a12beSStefan Roese	li r5, CONFIG_SYS_FLASH_SIZE
1150a47a12beSStefan Roese1:	srawi. r5, r5, 1	/* r5 = r5 >> 1 */
1151a47a12beSStefan Roese	addi r4, r4, 1
1152a47a12beSStefan Roese	bne 1b
1153a47a12beSStefan Roese
1154a47a12beSStefan Roese	stw r4, LBLAWAR1(r3) /* LBLAWAR1 <= 8MB Flash Size */
1155e45c98adSJoakim Tjernlund	/* Wait for HW to catch up */
1156e45c98adSJoakim Tjernlund	lwz r4, LBLAWAR1(r3)
1157e45c98adSJoakim Tjernlund	twi 0,r4,0
1158e45c98adSJoakim Tjernlund	isync
1159a47a12beSStefan Roese	blr
1160a47a12beSStefan Roese
1161a47a12beSStefan Roese	/* Though all the LBIU Local Access Windows and LBC Banks will be
1162a47a12beSStefan Roese	 * initialized in the C code, we'd better configure boot ROM's
1163a47a12beSStefan Roese	 * window 0 and bank 0 correctly at here.
1164a47a12beSStefan Roese	 */
1165a47a12beSStefan Roeseremap_flash_by_law0:
1166a47a12beSStefan Roese	/* Initialize the BR0 with the boot ROM starting address. */
1167a47a12beSStefan Roese	lwz r4, BR0(r3)
1168a47a12beSStefan Roese	li  r5, 0x7FFF
1169a47a12beSStefan Roese	and r4, r4, r5
1170a47a12beSStefan Roese	lis r5, (CONFIG_SYS_FLASH_BASE & 0xFFFF8000)@h
1171a47a12beSStefan Roese	ori r5, r5, (CONFIG_SYS_FLASH_BASE & 0xFFFF8000)@l
1172a47a12beSStefan Roese	or  r5, r5, r4
1173a47a12beSStefan Roese	stw r5, BR0(r3) /* r5 <= (CONFIG_SYS_FLASH_BASE & 0xFFFF8000) | (BR0 & 0x00007FFF) */
1174a47a12beSStefan Roese
1175a47a12beSStefan Roese	lwz r4, OR0(r3)
1176a47a12beSStefan Roese	lis r5, ~((CONFIG_SYS_FLASH_SIZE << 4) - 1)
1177a47a12beSStefan Roese	or r4, r4, r5
1178a47a12beSStefan Roese	stw r4, OR0(r3)
1179a47a12beSStefan Roese
1180a47a12beSStefan Roese	lis r4, (CONFIG_SYS_FLASH_BASE)@h
1181a47a12beSStefan Roese	ori r4, r4, (CONFIG_SYS_FLASH_BASE)@l
1182a47a12beSStefan Roese	stw r4, LBLAWBAR0(r3) /* LBLAWBAR0 <= CONFIG_SYS_FLASH_BASE */
1183a47a12beSStefan Roese
1184a47a12beSStefan Roese	/* Store 0x80000012 + log2(CONFIG_SYS_FLASH_SIZE) into LBLAWAR0 */
1185a47a12beSStefan Roese	lis r4, (0x80000012)@h
1186a47a12beSStefan Roese	ori r4, r4, (0x80000012)@l
1187a47a12beSStefan Roese	li r5, CONFIG_SYS_FLASH_SIZE
1188a47a12beSStefan Roese1:	srawi. r5, r5, 1 /* r5 = r5 >> 1 */
1189a47a12beSStefan Roese	addi r4, r4, 1
1190a47a12beSStefan Roese	bne 1b
1191a47a12beSStefan Roese	stw r4, LBLAWAR0(r3) /* LBLAWAR0 <= Flash Size */
1192a47a12beSStefan Roese
1193a47a12beSStefan Roese
1194a47a12beSStefan Roese	xor r4, r4, r4
1195a47a12beSStefan Roese	stw r4, LBLAWBAR1(r3)
1196a47a12beSStefan Roese	stw r4, LBLAWAR1(r3) /* Off LBIU LAW1 */
1197e45c98adSJoakim Tjernlund	/* Wait for HW to catch up */
1198e45c98adSJoakim Tjernlund	lwz r4, LBLAWAR1(r3)
1199e45c98adSJoakim Tjernlund	twi 0,r4,0
1200e45c98adSJoakim Tjernlund	isync
1201a47a12beSStefan Roese	blr
1202a47a12beSStefan Roese#endif /* CONFIG_SYS_FLASHBOOT */
1203