1 /* 2 * (C) Copyright 2004, Psyent Corporation <www.psyent.com> 3 * Scott McNutt <smcnutt@psyent.com> 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 #ifndef __ASM_NIOS2_IO_H_ 9 #define __ASM_NIOS2_IO_H_ 10 11 static inline void sync(void) 12 { 13 __asm__ __volatile__ ("sync" : : : "memory"); 14 } 15 16 /* 17 * Given a physical address and a length, return a virtual address 18 * that can be used to access the memory range with the caching 19 * properties specified by "flags". 20 */ 21 #define MAP_NOCACHE (1) 22 #define MAP_WRCOMBINE (0) 23 #define MAP_WRBACK (0) 24 #define MAP_WRTHROUGH (0) 25 26 static inline void * 27 map_physmem(phys_addr_t paddr, unsigned long len, unsigned long flags) 28 { 29 DECLARE_GLOBAL_DATA_PTR; 30 if (flags) 31 return (void *)(paddr | gd->arch.io_region_base); 32 else 33 return (void *)(paddr | gd->arch.mem_region_base); 34 } 35 36 /* 37 * Take down a mapping set up by map_physmem(). 38 */ 39 static inline void unmap_physmem(void *vaddr, unsigned long flags) 40 { 41 42 } 43 44 static inline phys_addr_t virt_to_phys(void * vaddr) 45 { 46 DECLARE_GLOBAL_DATA_PTR; 47 if (gd->arch.has_mmu) 48 return (phys_addr_t)vaddr & 0x1fffffff; 49 else 50 return (phys_addr_t)vaddr & 0x7fffffff; 51 } 52 53 static inline void *ioremap(unsigned long physaddr, unsigned long size) 54 { 55 DECLARE_GLOBAL_DATA_PTR; 56 return (void *)(gd->arch.io_region_base | physaddr); 57 } 58 59 #define __raw_writeb(v,a) (*(volatile unsigned char *)(a) = (v)) 60 #define __raw_writew(v,a) (*(volatile unsigned short *)(a) = (v)) 61 #define __raw_writel(v,a) (*(volatile unsigned int *)(a) = (v)) 62 63 #define __raw_readb(a) (*(volatile unsigned char *)(a)) 64 #define __raw_readw(a) (*(volatile unsigned short *)(a)) 65 #define __raw_readl(a) (*(volatile unsigned int *)(a)) 66 67 #define readb(addr)\ 68 ({unsigned char val;\ 69 asm volatile( "ldbio %0, 0(%1)" :"=r"(val) : "r" (addr)); val;}) 70 #define readw(addr)\ 71 ({unsigned short val;\ 72 asm volatile( "ldhio %0, 0(%1)" :"=r"(val) : "r" (addr)); val;}) 73 #define readl(addr)\ 74 ({unsigned long val;\ 75 asm volatile( "ldwio %0, 0(%1)" :"=r"(val) : "r" (addr)); val;}) 76 77 #define writeb(val,addr)\ 78 asm volatile ("stbio %0, 0(%1)" : : "r" (val), "r" (addr)) 79 #define writew(val,addr)\ 80 asm volatile ("sthio %0, 0(%1)" : : "r" (val), "r" (addr)) 81 #define writel(val,addr)\ 82 asm volatile ("stwio %0, 0(%1)" : : "r" (val), "r" (addr)) 83 84 #define inb(addr) readb(addr) 85 #define inw(addr) readw(addr) 86 #define inl(addr) readl(addr) 87 #define outb(val, addr) writeb(val,addr) 88 #define outw(val, addr) writew(val,addr) 89 #define outl(val, addr) writel(val,addr) 90 91 static inline void insb (unsigned long port, void *dst, unsigned long count) 92 { 93 unsigned char *p = dst; 94 while (count--) *p++ = inb (port); 95 } 96 static inline void insw (unsigned long port, void *dst, unsigned long count) 97 { 98 unsigned short *p = dst; 99 while (count--) *p++ = inw (port); 100 } 101 static inline void insl (unsigned long port, void *dst, unsigned long count) 102 { 103 unsigned long *p = dst; 104 while (count--) *p++ = inl (port); 105 } 106 107 static inline void outsb (unsigned long port, const void *src, unsigned long count) 108 { 109 const unsigned char *p = src; 110 while (count--) outb (*p++, port); 111 } 112 113 static inline void outsw (unsigned long port, const void *src, unsigned long count) 114 { 115 const unsigned short *p = src; 116 while (count--) outw (*p++, port); 117 } 118 static inline void outsl (unsigned long port, const void *src, unsigned long count) 119 { 120 const unsigned long *p = src; 121 while (count--) outl (*p++, port); 122 } 123 124 /* 125 * Clear and set bits in one shot. These macros can be used to clear and 126 * set multiple bits in a register using a single call. These macros can 127 * also be used to set a multiple-bit bit pattern using a mask, by 128 * specifying the mask in the 'clear' parameter and the new bit pattern 129 * in the 'set' parameter. 130 */ 131 132 #define out_arch(type,endian,a,v) __raw_write##type(cpu_to_##endian(v),a) 133 #define in_arch(type,endian,a) endian##_to_cpu(__raw_read##type(a)) 134 135 #define out_le32(a,v) out_arch(l,le32,a,v) 136 #define out_le16(a,v) out_arch(w,le16,a,v) 137 138 #define in_le32(a) in_arch(l,le32,a) 139 #define in_le16(a) in_arch(w,le16,a) 140 141 #define out_be32(a,v) out_arch(l,be32,a,v) 142 #define out_be16(a,v) out_arch(w,be16,a,v) 143 144 #define in_be32(a) in_arch(l,be32,a) 145 #define in_be16(a) in_arch(w,be16,a) 146 147 #define out_8(a,v) __raw_writeb(v,a) 148 #define in_8(a) __raw_readb(a) 149 150 #define clrbits(type, addr, clear) \ 151 out_##type((addr), in_##type(addr) & ~(clear)) 152 153 #define setbits(type, addr, set) \ 154 out_##type((addr), in_##type(addr) | (set)) 155 156 #define clrsetbits(type, addr, clear, set) \ 157 out_##type((addr), (in_##type(addr) & ~(clear)) | (set)) 158 159 #define clrbits_be32(addr, clear) clrbits(be32, addr, clear) 160 #define setbits_be32(addr, set) setbits(be32, addr, set) 161 #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set) 162 163 #define clrbits_le32(addr, clear) clrbits(le32, addr, clear) 164 #define setbits_le32(addr, set) setbits(le32, addr, set) 165 #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set) 166 167 #define clrbits_be16(addr, clear) clrbits(be16, addr, clear) 168 #define setbits_be16(addr, set) setbits(be16, addr, set) 169 #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set) 170 171 #define clrbits_le16(addr, clear) clrbits(le16, addr, clear) 172 #define setbits_le16(addr, set) setbits(le16, addr, set) 173 #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set) 174 175 #define clrbits_8(addr, clear) clrbits(8, addr, clear) 176 #define setbits_8(addr, set) setbits(8, addr, set) 177 #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set) 178 179 #endif /* __ASM_NIOS2_IO_H_ */ 180