xref: /rk3399_rockchip-uboot/arch/nios2/dts/3c120_devboard.dts (revision e6e2c15d487c0dce423c145233d1feab7798bc50)
1*e6e2c15dSThomas Chou/*
2*e6e2c15dSThomas Chou *  Copyright (C) 2013 Altera Corporation
3*e6e2c15dSThomas Chou *
4*e6e2c15dSThomas Chou * This file is generated by sopc2dts.
5*e6e2c15dSThomas Chou *
6*e6e2c15dSThomas Chou * SPDX-License-Identifier:	GPL-2.0+
7*e6e2c15dSThomas Chou */
8*e6e2c15dSThomas Chou
9*e6e2c15dSThomas Chou/dts-v1/;
10*e6e2c15dSThomas Chou
11*e6e2c15dSThomas Chou/ {
12*e6e2c15dSThomas Chou	model = "altr,qsys_ghrd_3c120";
13*e6e2c15dSThomas Chou	compatible = "altr,qsys_ghrd_3c120";
14*e6e2c15dSThomas Chou	#address-cells = <1>;
15*e6e2c15dSThomas Chou	#size-cells = <1>;
16*e6e2c15dSThomas Chou
17*e6e2c15dSThomas Chou	cpus {
18*e6e2c15dSThomas Chou		#address-cells = <1>;
19*e6e2c15dSThomas Chou		#size-cells = <0>;
20*e6e2c15dSThomas Chou
21*e6e2c15dSThomas Chou		cpu: cpu@0x0 {
22*e6e2c15dSThomas Chou			device_type = "cpu";
23*e6e2c15dSThomas Chou			compatible = "altr,nios2-1.0";
24*e6e2c15dSThomas Chou			reg = <0x00000000>;
25*e6e2c15dSThomas Chou			interrupt-controller;
26*e6e2c15dSThomas Chou			#interrupt-cells = <1>;
27*e6e2c15dSThomas Chou			clock-frequency = <125000000>;
28*e6e2c15dSThomas Chou			dcache-line-size = <32>;
29*e6e2c15dSThomas Chou			icache-line-size = <32>;
30*e6e2c15dSThomas Chou			dcache-size = <32768>;
31*e6e2c15dSThomas Chou			icache-size = <32768>;
32*e6e2c15dSThomas Chou			altr,implementation = "fast";
33*e6e2c15dSThomas Chou			altr,pid-num-bits = <8>;
34*e6e2c15dSThomas Chou			altr,tlb-num-ways = <16>;
35*e6e2c15dSThomas Chou			altr,tlb-num-entries = <128>;
36*e6e2c15dSThomas Chou			altr,tlb-ptr-sz = <7>;
37*e6e2c15dSThomas Chou			altr,has-div = <1>;
38*e6e2c15dSThomas Chou			altr,has-mul = <1>;
39*e6e2c15dSThomas Chou			altr,reset-addr = <0xc2800000>;
40*e6e2c15dSThomas Chou			altr,fast-tlb-miss-addr = <0xc7fff400>;
41*e6e2c15dSThomas Chou			altr,exception-addr = <0xd0000020>;
42*e6e2c15dSThomas Chou			altr,has-initda = <1>;
43*e6e2c15dSThomas Chou			altr,has-mmu = <1>;
44*e6e2c15dSThomas Chou		};
45*e6e2c15dSThomas Chou	};
46*e6e2c15dSThomas Chou
47*e6e2c15dSThomas Chou	memory@0 {
48*e6e2c15dSThomas Chou		device_type = "memory";
49*e6e2c15dSThomas Chou		reg = <0x10000000 0x08000000>,
50*e6e2c15dSThomas Chou			<0x07fff400 0x00000400>;
51*e6e2c15dSThomas Chou	};
52*e6e2c15dSThomas Chou
53*e6e2c15dSThomas Chou	sopc@0 {
54*e6e2c15dSThomas Chou		device_type = "soc";
55*e6e2c15dSThomas Chou		ranges;
56*e6e2c15dSThomas Chou		#address-cells = <1>;
57*e6e2c15dSThomas Chou		#size-cells = <1>;
58*e6e2c15dSThomas Chou		compatible = "altr,avalon", "simple-bus";
59*e6e2c15dSThomas Chou		bus-frequency = <125000000>;
60*e6e2c15dSThomas Chou
61*e6e2c15dSThomas Chou		pb_cpu_to_io: bridge@0x8000000 {
62*e6e2c15dSThomas Chou			compatible = "simple-bus";
63*e6e2c15dSThomas Chou			reg = <0x08000000 0x00800000>;
64*e6e2c15dSThomas Chou			#address-cells = <1>;
65*e6e2c15dSThomas Chou			#size-cells = <1>;
66*e6e2c15dSThomas Chou			ranges = <0x00002000 0x08002000 0x00002000>,
67*e6e2c15dSThomas Chou				<0x00004000 0x08004000 0x00000400>,
68*e6e2c15dSThomas Chou				<0x00004400 0x08004400 0x00000040>,
69*e6e2c15dSThomas Chou				<0x00004800 0x08004800 0x00000040>,
70*e6e2c15dSThomas Chou				<0x00004c80 0x08004c80 0x00000020>,
71*e6e2c15dSThomas Chou				<0x00004d50 0x08004d50 0x00000008>,
72*e6e2c15dSThomas Chou				<0x00008000 0x08008000 0x00000020>,
73*e6e2c15dSThomas Chou				<0x00400000 0x08400000 0x00000020>;
74*e6e2c15dSThomas Chou
75*e6e2c15dSThomas Chou			timer_1ms: timer@0x400000 {
76*e6e2c15dSThomas Chou				compatible = "altr,timer-1.0";
77*e6e2c15dSThomas Chou				reg = <0x00400000 0x00000020>;
78*e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
79*e6e2c15dSThomas Chou				interrupts = <11>;
80*e6e2c15dSThomas Chou				clock-frequency = <125000000>;
81*e6e2c15dSThomas Chou			};
82*e6e2c15dSThomas Chou
83*e6e2c15dSThomas Chou			timer_0: timer@0x8000 {
84*e6e2c15dSThomas Chou				compatible = "altr,timer-1.0";
85*e6e2c15dSThomas Chou				reg = < 0x00008000 0x00000020 >;
86*e6e2c15dSThomas Chou				interrupt-parent = < &cpu >;
87*e6e2c15dSThomas Chou				interrupts = < 5 >;
88*e6e2c15dSThomas Chou				clock-frequency = < 125000000 >;
89*e6e2c15dSThomas Chou			};
90*e6e2c15dSThomas Chou
91*e6e2c15dSThomas Chou			jtag_uart: serial@0x4d50 {
92*e6e2c15dSThomas Chou				compatible = "altr,juart-1.0";
93*e6e2c15dSThomas Chou				reg = <0x00004d50 0x00000008>;
94*e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
95*e6e2c15dSThomas Chou				interrupts = <1>;
96*e6e2c15dSThomas Chou			};
97*e6e2c15dSThomas Chou
98*e6e2c15dSThomas Chou			tse_mac: ethernet@0x4000 {
99*e6e2c15dSThomas Chou				compatible = "altr,tse-1.0";
100*e6e2c15dSThomas Chou				reg = <0x00004000 0x00000400>,
101*e6e2c15dSThomas Chou					<0x00004400 0x00000040>,
102*e6e2c15dSThomas Chou					<0x00004800 0x00000040>,
103*e6e2c15dSThomas Chou					<0x00002000 0x00002000>;
104*e6e2c15dSThomas Chou				reg-names = "control_port", "rx_csr", "tx_csr", "s1";
105*e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
106*e6e2c15dSThomas Chou				interrupts = <2 3>;
107*e6e2c15dSThomas Chou				interrupt-names = "rx_irq", "tx_irq";
108*e6e2c15dSThomas Chou				rx-fifo-depth = <8192>;
109*e6e2c15dSThomas Chou				tx-fifo-depth = <8192>;
110*e6e2c15dSThomas Chou				max-frame-size = <1518>;
111*e6e2c15dSThomas Chou				local-mac-address = [ 00 00 00 00 00 00 ];
112*e6e2c15dSThomas Chou				phy-mode = "rgmii-id";
113*e6e2c15dSThomas Chou				phy-handle = <&phy0>;
114*e6e2c15dSThomas Chou				tse_mac_mdio: mdio {
115*e6e2c15dSThomas Chou					compatible = "altr,tse-mdio";
116*e6e2c15dSThomas Chou					#address-cells = <1>;
117*e6e2c15dSThomas Chou					#size-cells = <0>;
118*e6e2c15dSThomas Chou					phy0: ethernet-phy@18 {
119*e6e2c15dSThomas Chou						reg = <18>;
120*e6e2c15dSThomas Chou						device_type = "ethernet-phy";
121*e6e2c15dSThomas Chou					};
122*e6e2c15dSThomas Chou				};
123*e6e2c15dSThomas Chou			};
124*e6e2c15dSThomas Chou
125*e6e2c15dSThomas Chou			uart: serial@0x4c80 {
126*e6e2c15dSThomas Chou				compatible = "altr,uart-1.0";
127*e6e2c15dSThomas Chou				reg = <0x00004c80 0x00000020>;
128*e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
129*e6e2c15dSThomas Chou				interrupts = <10>;
130*e6e2c15dSThomas Chou				current-speed = <115200>;
131*e6e2c15dSThomas Chou				clock-frequency = <62500000>;
132*e6e2c15dSThomas Chou			};
133*e6e2c15dSThomas Chou		};
134*e6e2c15dSThomas Chou
135*e6e2c15dSThomas Chou		cfi_flash_64m: flash@0x0 {
136*e6e2c15dSThomas Chou			compatible = "cfi-flash";
137*e6e2c15dSThomas Chou			reg = <0x00000000 0x04000000>;
138*e6e2c15dSThomas Chou			bank-width = <2>;
139*e6e2c15dSThomas Chou			device-width = <1>;
140*e6e2c15dSThomas Chou			#address-cells = <1>;
141*e6e2c15dSThomas Chou			#size-cells = <1>;
142*e6e2c15dSThomas Chou
143*e6e2c15dSThomas Chou			partition@800000 {
144*e6e2c15dSThomas Chou				reg = <0x00800000 0x01e00000>;
145*e6e2c15dSThomas Chou				label = "JFFS2 Filesystem";
146*e6e2c15dSThomas Chou			};
147*e6e2c15dSThomas Chou		};
148*e6e2c15dSThomas Chou	};
149*e6e2c15dSThomas Chou
150*e6e2c15dSThomas Chou	chosen {
151*e6e2c15dSThomas Chou		bootargs = "debug console=ttyJ0,115200";
152*e6e2c15dSThomas Chou	};
153*e6e2c15dSThomas Chou};
154