xref: /rk3399_rockchip-uboot/arch/nios2/dts/3c120_devboard.dts (revision e573bdb324c78fac56655a493bea843842c9d9f8)
1e6e2c15dSThomas Chou/*
2e6e2c15dSThomas Chou *  Copyright (C) 2013 Altera Corporation
3e6e2c15dSThomas Chou *
4e6e2c15dSThomas Chou * This file is generated by sopc2dts.
5e6e2c15dSThomas Chou *
6e6e2c15dSThomas Chou * SPDX-License-Identifier:	GPL-2.0+
7e6e2c15dSThomas Chou */
8e6e2c15dSThomas Chou
9e6e2c15dSThomas Chou/dts-v1/;
10e6e2c15dSThomas Chou
11e6e2c15dSThomas Chou/ {
12e6e2c15dSThomas Chou	model = "altr,qsys_ghrd_3c120";
13e6e2c15dSThomas Chou	compatible = "altr,qsys_ghrd_3c120";
14e6e2c15dSThomas Chou	#address-cells = <1>;
15e6e2c15dSThomas Chou	#size-cells = <1>;
16e6e2c15dSThomas Chou
17e6e2c15dSThomas Chou	cpus {
18e6e2c15dSThomas Chou		#address-cells = <1>;
19e6e2c15dSThomas Chou		#size-cells = <0>;
20e6e2c15dSThomas Chou
21e6e2c15dSThomas Chou		cpu: cpu@0x0 {
22e6e2c15dSThomas Chou			device_type = "cpu";
23e6e2c15dSThomas Chou			compatible = "altr,nios2-1.0";
24e6e2c15dSThomas Chou			reg = <0x00000000>;
25e6e2c15dSThomas Chou			interrupt-controller;
26e6e2c15dSThomas Chou			#interrupt-cells = <1>;
27e6e2c15dSThomas Chou			clock-frequency = <125000000>;
28e6e2c15dSThomas Chou			dcache-line-size = <32>;
29e6e2c15dSThomas Chou			icache-line-size = <32>;
30e6e2c15dSThomas Chou			dcache-size = <32768>;
31e6e2c15dSThomas Chou			icache-size = <32768>;
32e6e2c15dSThomas Chou			altr,implementation = "fast";
33e6e2c15dSThomas Chou			altr,pid-num-bits = <8>;
34e6e2c15dSThomas Chou			altr,tlb-num-ways = <16>;
35e6e2c15dSThomas Chou			altr,tlb-num-entries = <128>;
36e6e2c15dSThomas Chou			altr,tlb-ptr-sz = <7>;
37e6e2c15dSThomas Chou			altr,has-div = <1>;
38e6e2c15dSThomas Chou			altr,has-mul = <1>;
39e6e2c15dSThomas Chou			altr,reset-addr = <0xc2800000>;
40e6e2c15dSThomas Chou			altr,fast-tlb-miss-addr = <0xc7fff400>;
41e6e2c15dSThomas Chou			altr,exception-addr = <0xd0000020>;
42e6e2c15dSThomas Chou			altr,has-initda = <1>;
43e6e2c15dSThomas Chou			altr,has-mmu = <1>;
44e6e2c15dSThomas Chou		};
45e6e2c15dSThomas Chou	};
46e6e2c15dSThomas Chou
47e6e2c15dSThomas Chou	memory@0 {
48e6e2c15dSThomas Chou		device_type = "memory";
49e6e2c15dSThomas Chou		reg = <0x10000000 0x08000000>,
50e6e2c15dSThomas Chou			<0x07fff400 0x00000400>;
51e6e2c15dSThomas Chou	};
52e6e2c15dSThomas Chou
53e6e2c15dSThomas Chou	sopc@0 {
54e6e2c15dSThomas Chou		device_type = "soc";
55e6e2c15dSThomas Chou		ranges;
56e6e2c15dSThomas Chou		#address-cells = <1>;
57e6e2c15dSThomas Chou		#size-cells = <1>;
58e6e2c15dSThomas Chou		compatible = "altr,avalon", "simple-bus";
59e6e2c15dSThomas Chou		bus-frequency = <125000000>;
60e6e2c15dSThomas Chou
61e6e2c15dSThomas Chou		pb_cpu_to_io: bridge@0x8000000 {
62e6e2c15dSThomas Chou			compatible = "simple-bus";
63e6e2c15dSThomas Chou			reg = <0x08000000 0x00800000>;
64e6e2c15dSThomas Chou			#address-cells = <1>;
65e6e2c15dSThomas Chou			#size-cells = <1>;
66e6e2c15dSThomas Chou			ranges = <0x00002000 0x08002000 0x00002000>,
67e6e2c15dSThomas Chou				<0x00004000 0x08004000 0x00000400>,
68e6e2c15dSThomas Chou				<0x00004400 0x08004400 0x00000040>,
69e6e2c15dSThomas Chou				<0x00004800 0x08004800 0x00000040>,
70e6e2c15dSThomas Chou				<0x00004c80 0x08004c80 0x00000020>,
7188d5ecf4SThomas Chou				<0x00004cc0 0x08004cc0 0x00000010>,
7288d5ecf4SThomas Chou				<0x00004ce0 0x08004ce0 0x00000010>,
7388d5ecf4SThomas Chou				<0x00004d00 0x08004d00 0x00000010>,
74*ca844dd8SThomas Chou				<0x00004d40 0x08004d40 0x00000008>,
75e6e2c15dSThomas Chou				<0x00004d50 0x08004d50 0x00000008>,
76e6e2c15dSThomas Chou				<0x00008000 0x08008000 0x00000020>,
77e6e2c15dSThomas Chou				<0x00400000 0x08400000 0x00000020>;
78e6e2c15dSThomas Chou
79e6e2c15dSThomas Chou			timer_1ms: timer@0x400000 {
80e6e2c15dSThomas Chou				compatible = "altr,timer-1.0";
81e6e2c15dSThomas Chou				reg = <0x00400000 0x00000020>;
82e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
83e6e2c15dSThomas Chou				interrupts = <11>;
84e6e2c15dSThomas Chou				clock-frequency = <125000000>;
85e6e2c15dSThomas Chou			};
86e6e2c15dSThomas Chou
87e6e2c15dSThomas Chou			timer_0: timer@0x8000 {
88e6e2c15dSThomas Chou				compatible = "altr,timer-1.0";
89e6e2c15dSThomas Chou				reg = < 0x00008000 0x00000020 >;
90e6e2c15dSThomas Chou				interrupt-parent = < &cpu >;
91e6e2c15dSThomas Chou				interrupts = < 5 >;
92e6e2c15dSThomas Chou				clock-frequency = < 125000000 >;
93e6e2c15dSThomas Chou			};
94e6e2c15dSThomas Chou
95*ca844dd8SThomas Chou			sysid: sysid@0x4d40 {
96*ca844dd8SThomas Chou				compatible = "altr,sysid-1.0";
97*ca844dd8SThomas Chou				reg = <0x00004d40 0x00000008>;
98*ca844dd8SThomas Chou			};
99*ca844dd8SThomas Chou
100e6e2c15dSThomas Chou			jtag_uart: serial@0x4d50 {
101e6e2c15dSThomas Chou				compatible = "altr,juart-1.0";
102e6e2c15dSThomas Chou				reg = <0x00004d50 0x00000008>;
103e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
104e6e2c15dSThomas Chou				interrupts = <1>;
105e6e2c15dSThomas Chou			};
106e6e2c15dSThomas Chou
107e6e2c15dSThomas Chou			tse_mac: ethernet@0x4000 {
108e6e2c15dSThomas Chou				compatible = "altr,tse-1.0";
109e6e2c15dSThomas Chou				reg = <0x00004000 0x00000400>,
110e6e2c15dSThomas Chou					<0x00004400 0x00000040>,
111e6e2c15dSThomas Chou					<0x00004800 0x00000040>,
112e6e2c15dSThomas Chou					<0x00002000 0x00002000>;
113e6e2c15dSThomas Chou				reg-names = "control_port", "rx_csr", "tx_csr", "s1";
114e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
115e6e2c15dSThomas Chou				interrupts = <2 3>;
116e6e2c15dSThomas Chou				interrupt-names = "rx_irq", "tx_irq";
117e6e2c15dSThomas Chou				rx-fifo-depth = <8192>;
118e6e2c15dSThomas Chou				tx-fifo-depth = <8192>;
119e6e2c15dSThomas Chou				max-frame-size = <1518>;
120e6e2c15dSThomas Chou				local-mac-address = [ 00 00 00 00 00 00 ];
121e6e2c15dSThomas Chou				phy-mode = "rgmii-id";
122e6e2c15dSThomas Chou				phy-handle = <&phy0>;
123e6e2c15dSThomas Chou				tse_mac_mdio: mdio {
124e6e2c15dSThomas Chou					compatible = "altr,tse-mdio";
125e6e2c15dSThomas Chou					#address-cells = <1>;
126e6e2c15dSThomas Chou					#size-cells = <0>;
127e6e2c15dSThomas Chou					phy0: ethernet-phy@18 {
128e6e2c15dSThomas Chou						reg = <18>;
129e6e2c15dSThomas Chou						device_type = "ethernet-phy";
130e6e2c15dSThomas Chou					};
131e6e2c15dSThomas Chou				};
132e6e2c15dSThomas Chou			};
133e6e2c15dSThomas Chou
134e6e2c15dSThomas Chou			uart: serial@0x4c80 {
135e6e2c15dSThomas Chou				compatible = "altr,uart-1.0";
136e6e2c15dSThomas Chou				reg = <0x00004c80 0x00000020>;
137e6e2c15dSThomas Chou				interrupt-parent = <&cpu>;
138e6e2c15dSThomas Chou				interrupts = <10>;
139e6e2c15dSThomas Chou				current-speed = <115200>;
140e6e2c15dSThomas Chou				clock-frequency = <62500000>;
141e6e2c15dSThomas Chou			};
14288d5ecf4SThomas Chou
14388d5ecf4SThomas Chou			user_led_pio_8out: gpio@0x4cc0 {
14488d5ecf4SThomas Chou				compatible = "altr,pio-1.0";
14588d5ecf4SThomas Chou				reg = <0x00004cc0 0x00000010>;
14688d5ecf4SThomas Chou				resetvalue = <255>;
14788d5ecf4SThomas Chou				altr,gpio-bank-width = <8>;
14888d5ecf4SThomas Chou				#gpio-cells = <2>;
14988d5ecf4SThomas Chou				gpio-controller;
15088d5ecf4SThomas Chou				gpio-bank-name = "led";
15188d5ecf4SThomas Chou			};
15288d5ecf4SThomas Chou
15388d5ecf4SThomas Chou			user_dipsw_pio_8in: gpio@0x4ce0 {
15488d5ecf4SThomas Chou				compatible = "altr,pio-1.0";
15588d5ecf4SThomas Chou				reg = <0x00004ce0 0x00000010>;
15688d5ecf4SThomas Chou				interrupt-parent = <&cpu>;
15788d5ecf4SThomas Chou				interrupts = <8>;
15888d5ecf4SThomas Chou				edge_type = <2>;
15988d5ecf4SThomas Chou				level_trigger = <0>;
16088d5ecf4SThomas Chou				resetvalue = <0>;
16188d5ecf4SThomas Chou				altr,gpio-bank-width = <8>;
16288d5ecf4SThomas Chou				#gpio-cells = <2>;
16388d5ecf4SThomas Chou				gpio-controller;
16488d5ecf4SThomas Chou				gpio-bank-name = "dipsw";
16588d5ecf4SThomas Chou			};
16688d5ecf4SThomas Chou
16788d5ecf4SThomas Chou			user_pb_pio_4in: gpio@0x4d00 {
16888d5ecf4SThomas Chou				compatible = "altr,pio-1.0";
16988d5ecf4SThomas Chou				reg = <0x00004d00 0x00000010>;
17088d5ecf4SThomas Chou				interrupt-parent = <&cpu>;
17188d5ecf4SThomas Chou				interrupts = <9>;
17288d5ecf4SThomas Chou				edge_type = <2>;
17388d5ecf4SThomas Chou				level_trigger = <0>;
17488d5ecf4SThomas Chou				resetvalue = <0>;
17588d5ecf4SThomas Chou				altr,gpio-bank-width = <4>;
17688d5ecf4SThomas Chou				#gpio-cells = <2>;
17788d5ecf4SThomas Chou				gpio-controller;
17888d5ecf4SThomas Chou				gpio-bank-name = "pb";
17988d5ecf4SThomas Chou			};
180e6e2c15dSThomas Chou		};
181e6e2c15dSThomas Chou
182e6e2c15dSThomas Chou		cfi_flash_64m: flash@0x0 {
183e6e2c15dSThomas Chou			compatible = "cfi-flash";
184e6e2c15dSThomas Chou			reg = <0x00000000 0x04000000>;
185e6e2c15dSThomas Chou			bank-width = <2>;
186e6e2c15dSThomas Chou			device-width = <1>;
187e6e2c15dSThomas Chou			#address-cells = <1>;
188e6e2c15dSThomas Chou			#size-cells = <1>;
189e6e2c15dSThomas Chou
190e6e2c15dSThomas Chou			partition@800000 {
191e6e2c15dSThomas Chou				reg = <0x00800000 0x01e00000>;
192e6e2c15dSThomas Chou				label = "JFFS2 Filesystem";
193e6e2c15dSThomas Chou			};
194e6e2c15dSThomas Chou		};
195e6e2c15dSThomas Chou	};
196e6e2c15dSThomas Chou
197e6e2c15dSThomas Chou	chosen {
198e6e2c15dSThomas Chou		bootargs = "debug console=ttyJ0,115200";
199220e8021SThomas Chou		stdout-path = &jtag_uart;
200e6e2c15dSThomas Chou	};
201e6e2c15dSThomas Chou};
202