1*5c0f9822SThomas Chou/* 2*5c0f9822SThomas Chou * Copyright (C) 2015 Altera Corporation 3*5c0f9822SThomas Chou * 4*5c0f9822SThomas Chou * This file is generated by sopc2dts. 5*5c0f9822SThomas Chou * 6*5c0f9822SThomas Chou * SPDX-License-Identifier: GPL-2.0+ 7*5c0f9822SThomas Chou */ 8*5c0f9822SThomas Chou 9*5c0f9822SThomas Chou/dts-v1/; 10*5c0f9822SThomas Chou 11*5c0f9822SThomas Chou/ { 12*5c0f9822SThomas Chou model = "Altera NiosII Max10"; 13*5c0f9822SThomas Chou compatible = "altr,niosii-max10"; 14*5c0f9822SThomas Chou #address-cells = <1>; 15*5c0f9822SThomas Chou #size-cells = <1>; 16*5c0f9822SThomas Chou 17*5c0f9822SThomas Chou cpus { 18*5c0f9822SThomas Chou #address-cells = <1>; 19*5c0f9822SThomas Chou #size-cells = <0>; 20*5c0f9822SThomas Chou 21*5c0f9822SThomas Chou cpu: cpu@0 { 22*5c0f9822SThomas Chou device_type = "cpu"; 23*5c0f9822SThomas Chou compatible = "altr,nios2-1.1"; 24*5c0f9822SThomas Chou reg = <0x00000000>; 25*5c0f9822SThomas Chou interrupt-controller; 26*5c0f9822SThomas Chou #interrupt-cells = <1>; 27*5c0f9822SThomas Chou altr,exception-addr = <0xc8000120>; 28*5c0f9822SThomas Chou altr,fast-tlb-miss-addr = <0xc0000100>; 29*5c0f9822SThomas Chou altr,has-div = <1>; 30*5c0f9822SThomas Chou altr,has-initda = <1>; 31*5c0f9822SThomas Chou altr,has-mmu = <1>; 32*5c0f9822SThomas Chou altr,has-mul = <1>; 33*5c0f9822SThomas Chou altr,implementation = "fast"; 34*5c0f9822SThomas Chou altr,pid-num-bits = <8>; 35*5c0f9822SThomas Chou altr,reset-addr = <0xd4000000>; 36*5c0f9822SThomas Chou altr,tlb-num-entries = <256>; 37*5c0f9822SThomas Chou altr,tlb-num-ways = <16>; 38*5c0f9822SThomas Chou altr,tlb-ptr-sz = <8>; 39*5c0f9822SThomas Chou clock-frequency = <75000000>; 40*5c0f9822SThomas Chou dcache-line-size = <32>; 41*5c0f9822SThomas Chou dcache-size = <32768>; 42*5c0f9822SThomas Chou icache-line-size = <32>; 43*5c0f9822SThomas Chou icache-size = <32768>; 44*5c0f9822SThomas Chou }; 45*5c0f9822SThomas Chou }; 46*5c0f9822SThomas Chou 47*5c0f9822SThomas Chou memory { 48*5c0f9822SThomas Chou device_type = "memory"; 49*5c0f9822SThomas Chou reg = <0x08000000 0x08000000>, 50*5c0f9822SThomas Chou <0x00000000 0x00000400>; 51*5c0f9822SThomas Chou }; 52*5c0f9822SThomas Chou 53*5c0f9822SThomas Chou sopc0: sopc@0 { 54*5c0f9822SThomas Chou device_type = "soc"; 55*5c0f9822SThomas Chou ranges; 56*5c0f9822SThomas Chou #address-cells = <1>; 57*5c0f9822SThomas Chou #size-cells = <1>; 58*5c0f9822SThomas Chou compatible = "altr,avalon", "simple-bus"; 59*5c0f9822SThomas Chou bus-frequency = <75000000>; 60*5c0f9822SThomas Chou 61*5c0f9822SThomas Chou jtag_uart: serial@18001530 { 62*5c0f9822SThomas Chou compatible = "altr,juart-1.0"; 63*5c0f9822SThomas Chou reg = <0x18001530 0x00000008>; 64*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 65*5c0f9822SThomas Chou interrupts = <7>; 66*5c0f9822SThomas Chou }; 67*5c0f9822SThomas Chou 68*5c0f9822SThomas Chou a_16550_uart_0: serial@18001600 { 69*5c0f9822SThomas Chou compatible = "altr,16550-FIFO32", "ns16550a"; 70*5c0f9822SThomas Chou reg = <0x18001600 0x00000200>; 71*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 72*5c0f9822SThomas Chou interrupts = <1>; 73*5c0f9822SThomas Chou auto-flow-control = <1>; 74*5c0f9822SThomas Chou clock-frequency = <50000000>; 75*5c0f9822SThomas Chou fifo-size = <32>; 76*5c0f9822SThomas Chou reg-io-width = <4>; 77*5c0f9822SThomas Chou reg-shift = <2>; 78*5c0f9822SThomas Chou }; 79*5c0f9822SThomas Chou 80*5c0f9822SThomas Chou ext_flash: quadspi@0x180014a0 { 81*5c0f9822SThomas Chou compatible = "altr,quadspi-1.0"; 82*5c0f9822SThomas Chou reg = <0x180014a0 0x00000020>, 83*5c0f9822SThomas Chou <0x14000000 0x04000000>; 84*5c0f9822SThomas Chou reg-names = "avl_csr", "avl_mem"; 85*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 86*5c0f9822SThomas Chou interrupts = <4>; 87*5c0f9822SThomas Chou #address-cells = <1>; 88*5c0f9822SThomas Chou #size-cells = <0>; 89*5c0f9822SThomas Chou flash0: nor0@0 { 90*5c0f9822SThomas Chou compatible = "micron,n25q512a"; 91*5c0f9822SThomas Chou #address-cells = <1>; 92*5c0f9822SThomas Chou #size-cells = <1>; 93*5c0f9822SThomas Chou }; 94*5c0f9822SThomas Chou }; 95*5c0f9822SThomas Chou 96*5c0f9822SThomas Chou sysid: sysid@18001528 { 97*5c0f9822SThomas Chou compatible = "altr,sysid-1.0"; 98*5c0f9822SThomas Chou reg = <0x18001528 0x00000008>; 99*5c0f9822SThomas Chou }; 100*5c0f9822SThomas Chou 101*5c0f9822SThomas Chou rgmii_0_eth_tse_0: ethernet@400 { 102*5c0f9822SThomas Chou compatible = "altr,tse-msgdma-1.0", "altr,tse-1.0"; 103*5c0f9822SThomas Chou reg = <0x00000400 0x00000400>, 104*5c0f9822SThomas Chou <0x00000820 0x00000020>, 105*5c0f9822SThomas Chou <0x00000800 0x00000020>, 106*5c0f9822SThomas Chou <0x000008c0 0x00000008>, 107*5c0f9822SThomas Chou <0x00000840 0x00000020>, 108*5c0f9822SThomas Chou <0x00000860 0x00000020>; 109*5c0f9822SThomas Chou reg-names = "control_port", "rx_csr", "rx_desc", "rx_resp", 110*5c0f9822SThomas Chou "tx_csr", "tx_desc"; 111*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 112*5c0f9822SThomas Chou interrupts = <2 3>; 113*5c0f9822SThomas Chou interrupt-names = "rx_irq", "tx_irq"; 114*5c0f9822SThomas Chou rx-fifo-depth = <8192>; 115*5c0f9822SThomas Chou tx-fifo-depth = <8192>; 116*5c0f9822SThomas Chou address-bits = <48>; 117*5c0f9822SThomas Chou max-frame-size = <1518>; 118*5c0f9822SThomas Chou local-mac-address = [00 00 00 00 00 00]; 119*5c0f9822SThomas Chou altr,has-supplementary-unicast; 120*5c0f9822SThomas Chou altr,enable-sup-addr = <1>; 121*5c0f9822SThomas Chou altr,has-hash-multicast-filter; 122*5c0f9822SThomas Chou altr,enable-hash = <1>; 123*5c0f9822SThomas Chou phy-mode = "rgmii-id"; 124*5c0f9822SThomas Chou phy-handle = <&phy0>; 125*5c0f9822SThomas Chou rgmii_0_eth_tse_0_mdio: mdio { 126*5c0f9822SThomas Chou compatible = "altr,tse-mdio"; 127*5c0f9822SThomas Chou #address-cells = <1>; 128*5c0f9822SThomas Chou #size-cells = <0>; 129*5c0f9822SThomas Chou phy0: ethernet-phy@0 { 130*5c0f9822SThomas Chou reg = <0>; 131*5c0f9822SThomas Chou device_type = "ethernet-phy"; 132*5c0f9822SThomas Chou }; 133*5c0f9822SThomas Chou }; 134*5c0f9822SThomas Chou }; 135*5c0f9822SThomas Chou 136*5c0f9822SThomas Chou enet_pll: clock@0 { 137*5c0f9822SThomas Chou compatible = "altr,pll-1.0"; 138*5c0f9822SThomas Chou #clock-cells = <1>; 139*5c0f9822SThomas Chou 140*5c0f9822SThomas Chou enet_pll_c0: enet_pll_c0 { 141*5c0f9822SThomas Chou compatible = "fixed-clock"; 142*5c0f9822SThomas Chou #clock-cells = <0>; 143*5c0f9822SThomas Chou clock-frequency = <125000000>; 144*5c0f9822SThomas Chou clock-output-names = "enet_pll-c0"; 145*5c0f9822SThomas Chou }; 146*5c0f9822SThomas Chou 147*5c0f9822SThomas Chou enet_pll_c1: enet_pll_c1 { 148*5c0f9822SThomas Chou compatible = "fixed-clock"; 149*5c0f9822SThomas Chou #clock-cells = <0>; 150*5c0f9822SThomas Chou clock-frequency = <25000000>; 151*5c0f9822SThomas Chou clock-output-names = "enet_pll-c1"; 152*5c0f9822SThomas Chou }; 153*5c0f9822SThomas Chou 154*5c0f9822SThomas Chou enet_pll_c2: enet_pll_c2 { 155*5c0f9822SThomas Chou compatible = "fixed-clock"; 156*5c0f9822SThomas Chou #clock-cells = <0>; 157*5c0f9822SThomas Chou clock-frequency = <2500000>; 158*5c0f9822SThomas Chou clock-output-names = "enet_pll-c2"; 159*5c0f9822SThomas Chou }; 160*5c0f9822SThomas Chou }; 161*5c0f9822SThomas Chou 162*5c0f9822SThomas Chou sys_pll: clock@1 { 163*5c0f9822SThomas Chou compatible = "altr,pll-1.0"; 164*5c0f9822SThomas Chou #clock-cells = <1>; 165*5c0f9822SThomas Chou 166*5c0f9822SThomas Chou sys_pll_c0: sys_pll_c0 { 167*5c0f9822SThomas Chou compatible = "fixed-clock"; 168*5c0f9822SThomas Chou #clock-cells = <0>; 169*5c0f9822SThomas Chou clock-frequency = <100000000>; 170*5c0f9822SThomas Chou clock-output-names = "sys_pll-c0"; 171*5c0f9822SThomas Chou }; 172*5c0f9822SThomas Chou 173*5c0f9822SThomas Chou sys_pll_c1: sys_pll_c1 { 174*5c0f9822SThomas Chou compatible = "fixed-clock"; 175*5c0f9822SThomas Chou #clock-cells = <0>; 176*5c0f9822SThomas Chou clock-frequency = <50000000>; 177*5c0f9822SThomas Chou clock-output-names = "sys_pll-c1"; 178*5c0f9822SThomas Chou }; 179*5c0f9822SThomas Chou 180*5c0f9822SThomas Chou sys_pll_c2: sys_pll_c2 { 181*5c0f9822SThomas Chou compatible = "fixed-clock"; 182*5c0f9822SThomas Chou #clock-cells = <0>; 183*5c0f9822SThomas Chou clock-frequency = <75000000>; 184*5c0f9822SThomas Chou clock-output-names = "sys_pll-c2"; 185*5c0f9822SThomas Chou }; 186*5c0f9822SThomas Chou }; 187*5c0f9822SThomas Chou 188*5c0f9822SThomas Chou sys_clk_timer: timer@18001440 { 189*5c0f9822SThomas Chou compatible = "altr,timer-1.0"; 190*5c0f9822SThomas Chou reg = <0x18001440 0x00000020>; 191*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 192*5c0f9822SThomas Chou interrupts = <0>; 193*5c0f9822SThomas Chou clock-frequency = <75000000>; 194*5c0f9822SThomas Chou }; 195*5c0f9822SThomas Chou 196*5c0f9822SThomas Chou led_pio: gpio@180014d0 { 197*5c0f9822SThomas Chou compatible = "altr,pio-1.0"; 198*5c0f9822SThomas Chou reg = <0x180014d0 0x00000010>; 199*5c0f9822SThomas Chou altr,gpio-bank-width = <4>; 200*5c0f9822SThomas Chou resetvalue = <15>; 201*5c0f9822SThomas Chou #gpio-cells = <2>; 202*5c0f9822SThomas Chou gpio-controller; 203*5c0f9822SThomas Chou gpio-bank-name = "led"; 204*5c0f9822SThomas Chou }; 205*5c0f9822SThomas Chou 206*5c0f9822SThomas Chou uart_0: serial@0x18001420 { 207*5c0f9822SThomas Chou compatible = "altr,uart-1.0"; 208*5c0f9822SThomas Chou reg = <0x18001420 0x00000020>; 209*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 210*5c0f9822SThomas Chou interrupts = <1>; 211*5c0f9822SThomas Chou clock-frequency = <75000000>; 212*5c0f9822SThomas Chou current-speed = <115200>; 213*5c0f9822SThomas Chou }; 214*5c0f9822SThomas Chou 215*5c0f9822SThomas Chou button_pio: gpio@180014c0 { 216*5c0f9822SThomas Chou compatible = "altr,pio-1.0"; 217*5c0f9822SThomas Chou reg = <0x180014c0 0x00000010>; 218*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 219*5c0f9822SThomas Chou interrupts = <6>; 220*5c0f9822SThomas Chou altr,gpio-bank-width = <3>; 221*5c0f9822SThomas Chou altr,interrupt-type = <2>; 222*5c0f9822SThomas Chou edge_type = <1>; 223*5c0f9822SThomas Chou level_trigger = <0>; 224*5c0f9822SThomas Chou resetvalue = <0>; 225*5c0f9822SThomas Chou #gpio-cells = <2>; 226*5c0f9822SThomas Chou gpio-controller; 227*5c0f9822SThomas Chou gpio-bank-name = "button"; 228*5c0f9822SThomas Chou }; 229*5c0f9822SThomas Chou 230*5c0f9822SThomas Chou sys_clk_timer_1: timer@880 { 231*5c0f9822SThomas Chou compatible = "altr,timer-1.0"; 232*5c0f9822SThomas Chou reg = <0x00000880 0x00000020>; 233*5c0f9822SThomas Chou interrupt-parent = <&cpu>; 234*5c0f9822SThomas Chou interrupts = <5>; 235*5c0f9822SThomas Chou clock-frequency = <75000000>; 236*5c0f9822SThomas Chou }; 237*5c0f9822SThomas Chou 238*5c0f9822SThomas Chou fpga_leds: leds { 239*5c0f9822SThomas Chou compatible = "gpio-leds"; 240*5c0f9822SThomas Chou 241*5c0f9822SThomas Chou led_fpga0: fpga0 { 242*5c0f9822SThomas Chou label = "fpga_led0"; 243*5c0f9822SThomas Chou gpios = <&led_pio 0 1>; 244*5c0f9822SThomas Chou }; 245*5c0f9822SThomas Chou 246*5c0f9822SThomas Chou led_fpga1: fpga1 { 247*5c0f9822SThomas Chou label = "fpga_led1"; 248*5c0f9822SThomas Chou gpios = <&led_pio 1 1>; 249*5c0f9822SThomas Chou }; 250*5c0f9822SThomas Chou 251*5c0f9822SThomas Chou led_fpga2: fpga2 { 252*5c0f9822SThomas Chou label = "fpga_led2"; 253*5c0f9822SThomas Chou gpios = <&led_pio 2 1>; 254*5c0f9822SThomas Chou }; 255*5c0f9822SThomas Chou 256*5c0f9822SThomas Chou led_fpga3: fpga3 { 257*5c0f9822SThomas Chou label = "fpga_led3"; 258*5c0f9822SThomas Chou gpios = <&led_pio 3 1>; 259*5c0f9822SThomas Chou }; 260*5c0f9822SThomas Chou }; 261*5c0f9822SThomas Chou }; 262*5c0f9822SThomas Chou 263*5c0f9822SThomas Chou chosen { 264*5c0f9822SThomas Chou bootargs = "debug console=ttyS0,115200"; 265*5c0f9822SThomas Chou stdout-path = &uart_0; 266*5c0f9822SThomas Chou }; 267*5c0f9822SThomas Chou}; 268