11d3d0f1fSWills Wang /* 21d3d0f1fSWills Wang * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com> 31d3d0f1fSWills Wang * 41d3d0f1fSWills Wang * SPDX-License-Identifier: GPL-2.0+ 51d3d0f1fSWills Wang */ 61d3d0f1fSWills Wang 71d3d0f1fSWills Wang #include <common.h> 86b699742SMarek Vasut #include <asm/errno.h> 91d3d0f1fSWills Wang #include <asm/io.h> 101d3d0f1fSWills Wang #include <asm/addrspace.h> 111d3d0f1fSWills Wang #include <asm/types.h> 121d3d0f1fSWills Wang #include <mach/ath79.h> 131d3d0f1fSWills Wang #include <mach/ar71xx_regs.h> 141d3d0f1fSWills Wang 151d3d0f1fSWills Wang void _machine_restart(void) 161d3d0f1fSWills Wang { 171d3d0f1fSWills Wang void __iomem *base; 181d3d0f1fSWills Wang u32 reg = 0; 191d3d0f1fSWills Wang 201d3d0f1fSWills Wang base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE, 211d3d0f1fSWills Wang MAP_NOCACHE); 221d3d0f1fSWills Wang if (soc_is_ar71xx()) 231d3d0f1fSWills Wang reg = AR71XX_RESET_REG_RESET_MODULE; 241d3d0f1fSWills Wang else if (soc_is_ar724x()) 251d3d0f1fSWills Wang reg = AR724X_RESET_REG_RESET_MODULE; 261d3d0f1fSWills Wang else if (soc_is_ar913x()) 271d3d0f1fSWills Wang reg = AR913X_RESET_REG_RESET_MODULE; 281d3d0f1fSWills Wang else if (soc_is_ar933x()) 291d3d0f1fSWills Wang reg = AR933X_RESET_REG_RESET_MODULE; 301d3d0f1fSWills Wang else if (soc_is_ar934x()) 311d3d0f1fSWills Wang reg = AR934X_RESET_REG_RESET_MODULE; 321d3d0f1fSWills Wang else if (soc_is_qca953x()) 331d3d0f1fSWills Wang reg = QCA953X_RESET_REG_RESET_MODULE; 341d3d0f1fSWills Wang else if (soc_is_qca955x()) 351d3d0f1fSWills Wang reg = QCA955X_RESET_REG_RESET_MODULE; 361d3d0f1fSWills Wang else if (soc_is_qca956x()) 371d3d0f1fSWills Wang reg = QCA956X_RESET_REG_RESET_MODULE; 381d3d0f1fSWills Wang else 391d3d0f1fSWills Wang puts("Reset register not defined for this SOC\n"); 401d3d0f1fSWills Wang 411d3d0f1fSWills Wang if (reg) 421d3d0f1fSWills Wang setbits_be32(base + reg, AR71XX_RESET_FULL_CHIP); 431d3d0f1fSWills Wang 441d3d0f1fSWills Wang while (1) 451d3d0f1fSWills Wang /* NOP */; 461d3d0f1fSWills Wang } 471d3d0f1fSWills Wang 4837523917SWills Wang u32 ath79_get_bootstrap(void) 491d3d0f1fSWills Wang { 5043a092ffSMarek Vasut void __iomem *base; 511d3d0f1fSWills Wang u32 reg = 0; 521d3d0f1fSWills Wang 531d3d0f1fSWills Wang base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE, 541d3d0f1fSWills Wang MAP_NOCACHE); 551d3d0f1fSWills Wang if (soc_is_ar933x()) 561d3d0f1fSWills Wang reg = AR933X_RESET_REG_BOOTSTRAP; 571d3d0f1fSWills Wang else if (soc_is_ar934x()) 581d3d0f1fSWills Wang reg = AR934X_RESET_REG_BOOTSTRAP; 591d3d0f1fSWills Wang else if (soc_is_qca953x()) 601d3d0f1fSWills Wang reg = QCA953X_RESET_REG_BOOTSTRAP; 611d3d0f1fSWills Wang else if (soc_is_qca955x()) 621d3d0f1fSWills Wang reg = QCA955X_RESET_REG_BOOTSTRAP; 631d3d0f1fSWills Wang else if (soc_is_qca956x()) 641d3d0f1fSWills Wang reg = QCA956X_RESET_REG_BOOTSTRAP; 651d3d0f1fSWills Wang else 661d3d0f1fSWills Wang puts("Bootstrap register not defined for this SOC\n"); 671d3d0f1fSWills Wang 681d3d0f1fSWills Wang if (reg) 691d3d0f1fSWills Wang return readl(base + reg); 701d3d0f1fSWills Wang 711d3d0f1fSWills Wang return 0; 721d3d0f1fSWills Wang } 736b699742SMarek Vasut 744771bbeeSMarek Vasut static int eth_init_ar933x(void) 754771bbeeSMarek Vasut { 764771bbeeSMarek Vasut void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE, 774771bbeeSMarek Vasut MAP_NOCACHE); 784771bbeeSMarek Vasut void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE, 794771bbeeSMarek Vasut MAP_NOCACHE); 804771bbeeSMarek Vasut void __iomem *gregs = map_physmem(AR933X_GMAC_BASE, AR933X_GMAC_SIZE, 814771bbeeSMarek Vasut MAP_NOCACHE); 824771bbeeSMarek Vasut const u32 mask = AR933X_RESET_GE0_MAC | AR933X_RESET_GE0_MDIO | 834771bbeeSMarek Vasut AR933X_RESET_GE1_MAC | AR933X_RESET_GE1_MDIO | 8442a3f3e6SWills Wang AR933X_RESET_ETH_SWITCH | 8542a3f3e6SWills Wang AR933X_RESET_ETH_SWITCH_ANALOG; 864771bbeeSMarek Vasut 874771bbeeSMarek Vasut /* Clear MDIO slave EN bit. */ 884771bbeeSMarek Vasut clrbits_be32(rregs + AR933X_RESET_REG_BOOTSTRAP, BIT(17)); 894771bbeeSMarek Vasut mdelay(10); 904771bbeeSMarek Vasut 914771bbeeSMarek Vasut /* Get Atheros S26 PHY out of reset. */ 924771bbeeSMarek Vasut clrsetbits_be32(pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG, 934771bbeeSMarek Vasut 0x1f, 0x10); 944771bbeeSMarek Vasut mdelay(10); 954771bbeeSMarek Vasut 964771bbeeSMarek Vasut setbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask); 974771bbeeSMarek Vasut mdelay(10); 984771bbeeSMarek Vasut clrbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask); 994771bbeeSMarek Vasut mdelay(10); 1004771bbeeSMarek Vasut 1014771bbeeSMarek Vasut /* Configure AR93xx GMAC register. */ 1024771bbeeSMarek Vasut clrsetbits_be32(gregs + AR933X_GMAC_REG_ETH_CFG, 1034771bbeeSMarek Vasut AR933X_ETH_CFG_MII_GE0_MASTER | 1044771bbeeSMarek Vasut AR933X_ETH_CFG_MII_GE0_SLAVE, 1054771bbeeSMarek Vasut AR933X_ETH_CFG_MII_GE0_SLAVE); 1064771bbeeSMarek Vasut return 0; 1074771bbeeSMarek Vasut } 1084771bbeeSMarek Vasut 1094771bbeeSMarek Vasut static int eth_init_ar934x(void) 1104771bbeeSMarek Vasut { 1114771bbeeSMarek Vasut void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE, 1124771bbeeSMarek Vasut MAP_NOCACHE); 1134771bbeeSMarek Vasut void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE, 1144771bbeeSMarek Vasut MAP_NOCACHE); 1154771bbeeSMarek Vasut void __iomem *gregs = map_physmem(AR934X_GMAC_BASE, AR934X_GMAC_SIZE, 1164771bbeeSMarek Vasut MAP_NOCACHE); 1174771bbeeSMarek Vasut const u32 mask = AR934X_RESET_GE0_MAC | AR934X_RESET_GE0_MDIO | 1184771bbeeSMarek Vasut AR934X_RESET_GE1_MAC | AR934X_RESET_GE1_MDIO | 1194771bbeeSMarek Vasut AR934X_RESET_ETH_SWITCH_ANALOG; 1204771bbeeSMarek Vasut u32 reg; 1214771bbeeSMarek Vasut 1224771bbeeSMarek Vasut reg = readl(rregs + AR934X_RESET_REG_BOOTSTRAP); 1234771bbeeSMarek Vasut if (reg & AR934X_BOOTSTRAP_REF_CLK_40) 1244771bbeeSMarek Vasut writel(0x570, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG); 1254771bbeeSMarek Vasut else 1264771bbeeSMarek Vasut writel(0x271, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG); 1274771bbeeSMarek Vasut writel(BIT(26) | BIT(25), pregs + AR934X_PLL_ETH_XMII_CONTROL_REG); 1284771bbeeSMarek Vasut 1294771bbeeSMarek Vasut setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask); 1304771bbeeSMarek Vasut mdelay(1); 1314771bbeeSMarek Vasut clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask); 1324771bbeeSMarek Vasut mdelay(1); 1334771bbeeSMarek Vasut 1344771bbeeSMarek Vasut /* Configure AR934x GMAC register. */ 1354771bbeeSMarek Vasut writel(AR934X_ETH_CFG_RGMII_GMAC0, gregs + AR934X_GMAC_REG_ETH_CFG); 1364771bbeeSMarek Vasut return 0; 1374771bbeeSMarek Vasut } 1384771bbeeSMarek Vasut 139*cdeb68e2SWills Wang static int eth_init_qca953x(void) 140*cdeb68e2SWills Wang { 141*cdeb68e2SWills Wang void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE, 142*cdeb68e2SWills Wang MAP_NOCACHE); 143*cdeb68e2SWills Wang const u32 mask = QCA953X_RESET_GE0_MAC | QCA953X_RESET_GE0_MDIO | 144*cdeb68e2SWills Wang QCA953X_RESET_GE1_MAC | QCA953X_RESET_GE1_MDIO | 145*cdeb68e2SWills Wang QCA953X_RESET_ETH_SWITCH_ANALOG | 146*cdeb68e2SWills Wang QCA953X_RESET_ETH_SWITCH; 147*cdeb68e2SWills Wang 148*cdeb68e2SWills Wang setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask); 149*cdeb68e2SWills Wang mdelay(1); 150*cdeb68e2SWills Wang clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask); 151*cdeb68e2SWills Wang mdelay(1); 152*cdeb68e2SWills Wang 153*cdeb68e2SWills Wang return 0; 154*cdeb68e2SWills Wang } 155*cdeb68e2SWills Wang 1564771bbeeSMarek Vasut int ath79_eth_reset(void) 1574771bbeeSMarek Vasut { 1584771bbeeSMarek Vasut /* 1594771bbeeSMarek Vasut * Un-reset ethernet. DM still doesn't have any notion of reset 1604771bbeeSMarek Vasut * framework, so we do it by hand here. 1614771bbeeSMarek Vasut */ 1624771bbeeSMarek Vasut if (soc_is_ar933x()) 1634771bbeeSMarek Vasut return eth_init_ar933x(); 1644771bbeeSMarek Vasut if (soc_is_ar934x()) 1654771bbeeSMarek Vasut return eth_init_ar934x(); 166*cdeb68e2SWills Wang if (soc_is_qca953x()) 167*cdeb68e2SWills Wang return eth_init_qca953x(); 1684771bbeeSMarek Vasut 1694771bbeeSMarek Vasut return -EINVAL; 1704771bbeeSMarek Vasut } 1714771bbeeSMarek Vasut 1726b699742SMarek Vasut static int usb_reset_ar933x(void __iomem *reset_regs) 1736b699742SMarek Vasut { 1746b699742SMarek Vasut /* Ungate the USB block */ 1756b699742SMarek Vasut setbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE, 1766b699742SMarek Vasut AR933X_RESET_USBSUS_OVERRIDE); 1776b699742SMarek Vasut mdelay(1); 1786b699742SMarek Vasut clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE, 1796b699742SMarek Vasut AR933X_RESET_USB_HOST); 1806b699742SMarek Vasut mdelay(1); 1816b699742SMarek Vasut clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE, 1826b699742SMarek Vasut AR933X_RESET_USB_PHY); 1836b699742SMarek Vasut mdelay(1); 1846b699742SMarek Vasut 1856b699742SMarek Vasut return 0; 1866b699742SMarek Vasut } 1876b699742SMarek Vasut 1886b699742SMarek Vasut static int usb_reset_ar934x(void __iomem *reset_regs) 1896b699742SMarek Vasut { 1906b699742SMarek Vasut /* Ungate the USB block */ 1916b699742SMarek Vasut setbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE, 1926b699742SMarek Vasut AR934X_RESET_USBSUS_OVERRIDE); 1936b699742SMarek Vasut mdelay(1); 1946b699742SMarek Vasut clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE, 1956b699742SMarek Vasut AR934X_RESET_USB_PHY); 1966b699742SMarek Vasut mdelay(1); 1976b699742SMarek Vasut clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE, 1986b699742SMarek Vasut AR934X_RESET_USB_PHY_ANALOG); 1996b699742SMarek Vasut mdelay(1); 2006b699742SMarek Vasut clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE, 2016b699742SMarek Vasut AR934X_RESET_USB_HOST); 2026b699742SMarek Vasut mdelay(1); 2036b699742SMarek Vasut 2046b699742SMarek Vasut return 0; 2056b699742SMarek Vasut } 2066b699742SMarek Vasut 207*cdeb68e2SWills Wang static int usb_reset_qca953x(void __iomem *reset_regs) 208*cdeb68e2SWills Wang { 209*cdeb68e2SWills Wang void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE, 210*cdeb68e2SWills Wang MAP_NOCACHE); 211*cdeb68e2SWills Wang 212*cdeb68e2SWills Wang clrsetbits_be32(pregs + QCA953X_PLL_SWITCH_CLOCK_CONTROL_REG, 213*cdeb68e2SWills Wang 0xf00, 0x200); 214*cdeb68e2SWills Wang mdelay(10); 215*cdeb68e2SWills Wang 216*cdeb68e2SWills Wang /* Ungate the USB block */ 217*cdeb68e2SWills Wang setbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE, 218*cdeb68e2SWills Wang QCA953X_RESET_USBSUS_OVERRIDE); 219*cdeb68e2SWills Wang mdelay(1); 220*cdeb68e2SWills Wang clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE, 221*cdeb68e2SWills Wang QCA953X_RESET_USB_PHY); 222*cdeb68e2SWills Wang mdelay(1); 223*cdeb68e2SWills Wang clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE, 224*cdeb68e2SWills Wang QCA953X_RESET_USB_PHY_ANALOG); 225*cdeb68e2SWills Wang mdelay(1); 226*cdeb68e2SWills Wang clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE, 227*cdeb68e2SWills Wang QCA953X_RESET_USB_HOST); 228*cdeb68e2SWills Wang mdelay(1); 229*cdeb68e2SWills Wang clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE, 230*cdeb68e2SWills Wang QCA953X_RESET_USB_PHY_PLL_PWD_EXT); 231*cdeb68e2SWills Wang mdelay(1); 232*cdeb68e2SWills Wang 233*cdeb68e2SWills Wang return 0; 234*cdeb68e2SWills Wang } 235*cdeb68e2SWills Wang 2366b699742SMarek Vasut int ath79_usb_reset(void) 2376b699742SMarek Vasut { 2386b699742SMarek Vasut void __iomem *usbc_regs = map_physmem(AR71XX_USB_CTRL_BASE, 2396b699742SMarek Vasut AR71XX_USB_CTRL_SIZE, 2406b699742SMarek Vasut MAP_NOCACHE); 2416b699742SMarek Vasut void __iomem *reset_regs = map_physmem(AR71XX_RESET_BASE, 2426b699742SMarek Vasut AR71XX_RESET_SIZE, 2436b699742SMarek Vasut MAP_NOCACHE); 2446b699742SMarek Vasut /* 2456b699742SMarek Vasut * Turn on the Buff and Desc swap bits. 2466b699742SMarek Vasut * NOTE: This write into an undocumented register in mandatory to 2476b699742SMarek Vasut * get the USB controller operational in BigEndian mode. 2486b699742SMarek Vasut */ 2496b699742SMarek Vasut writel(0xf0000, usbc_regs + AR71XX_USB_CTRL_REG_CONFIG); 2506b699742SMarek Vasut 2516b699742SMarek Vasut if (soc_is_ar933x()) 2526b699742SMarek Vasut return usb_reset_ar933x(reset_regs); 2536b699742SMarek Vasut if (soc_is_ar934x()) 2546b699742SMarek Vasut return usb_reset_ar934x(reset_regs); 255*cdeb68e2SWills Wang if (soc_is_qca953x()) 256*cdeb68e2SWills Wang return usb_reset_qca953x(reset_regs); 2576b699742SMarek Vasut 2586b699742SMarek Vasut return -EINVAL; 2596b699742SMarek Vasut } 260