xref: /rk3399_rockchip-uboot/arch/mips/mach-ath79/ar934x/ddr.c (revision dc557e9a1fe00ca9d884bd88feef5bebf23fede4)
1e08539b7SMarek Vasut /*
2e08539b7SMarek Vasut  * Copyright (C) 2016 Marek Vasut <marex@denx.de>
3e08539b7SMarek Vasut  *
4e08539b7SMarek Vasut  * Based on RAM init sequence by Piotr Dymacz <pepe2k@gmail.com>
5e08539b7SMarek Vasut  *
6e08539b7SMarek Vasut  * SPDX-License-Identifier: GPL-2.0+
7e08539b7SMarek Vasut  */
8e08539b7SMarek Vasut 
9e08539b7SMarek Vasut #include <common.h>
10e08539b7SMarek Vasut #include <asm/io.h>
11e08539b7SMarek Vasut #include <asm/addrspace.h>
12e08539b7SMarek Vasut #include <asm/types.h>
13e08539b7SMarek Vasut #include <mach/ar71xx_regs.h>
14*37523917SWills Wang #include <mach/ath79.h>
15e08539b7SMarek Vasut 
16e08539b7SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
17e08539b7SMarek Vasut 
18e08539b7SMarek Vasut enum {
19e08539b7SMarek Vasut 	AR934X_SDRAM = 0,
20e08539b7SMarek Vasut 	AR934X_DDR1,
21e08539b7SMarek Vasut 	AR934X_DDR2,
22e08539b7SMarek Vasut };
23e08539b7SMarek Vasut 
24e08539b7SMarek Vasut struct ar934x_mem_config {
25e08539b7SMarek Vasut 	u32	config1;
26e08539b7SMarek Vasut 	u32	config2;
27e08539b7SMarek Vasut 	u32	mode;
28e08539b7SMarek Vasut 	u32	extmode;
29e08539b7SMarek Vasut 	u32	tap;
30e08539b7SMarek Vasut };
31e08539b7SMarek Vasut 
32e08539b7SMarek Vasut static const struct ar934x_mem_config ar934x_mem_config[] = {
33e08539b7SMarek Vasut 	[AR934X_SDRAM] = { 0x7fbe8cd0, 0x959f66a8, 0x33, 0, 0x1f1f },
34e08539b7SMarek Vasut 	[AR934X_DDR1]  = { 0x7fd48cd0, 0x99d0e6a8, 0x33, 0, 0x14 },
35e08539b7SMarek Vasut 	[AR934X_DDR2]  = { 0xc7d48cd0, 0x9dd0e6a8, 0x33, 0, 0x10012 },
36e08539b7SMarek Vasut };
37e08539b7SMarek Vasut 
ar934x_ddr_init(const u16 cpu_mhz,const u16 ddr_mhz,const u16 ahb_mhz)38e08539b7SMarek Vasut void ar934x_ddr_init(const u16 cpu_mhz, const u16 ddr_mhz, const u16 ahb_mhz)
39e08539b7SMarek Vasut {
40e08539b7SMarek Vasut 	void __iomem *ddr_regs;
41e08539b7SMarek Vasut 	const struct ar934x_mem_config *memcfg;
42e08539b7SMarek Vasut 	int memtype;
43e08539b7SMarek Vasut 	u32 reg, cycle, ctl;
44e08539b7SMarek Vasut 
45e08539b7SMarek Vasut 	ddr_regs = map_physmem(AR71XX_DDR_CTRL_BASE, AR71XX_DDR_CTRL_SIZE,
46e08539b7SMarek Vasut 			       MAP_NOCACHE);
47e08539b7SMarek Vasut 
48*37523917SWills Wang 	reg = ath79_get_bootstrap();
49e08539b7SMarek Vasut 	if (reg & AR934X_BOOTSTRAP_SDRAM_DISABLED) {	/* DDR */
50e08539b7SMarek Vasut 		if (reg & AR934X_BOOTSTRAP_DDR1) {	/* DDR 1 */
51e08539b7SMarek Vasut 			memtype = AR934X_DDR1;
52e08539b7SMarek Vasut 			cycle = 0xffff;
53e08539b7SMarek Vasut 		} else {				/* DDR 2 */
54e08539b7SMarek Vasut 			memtype = AR934X_DDR2;
55e08539b7SMarek Vasut 			if (gd->arch.rev) {
56e08539b7SMarek Vasut 				ctl = BIT(6);	/* Undocumented bit :-( */
57e08539b7SMarek Vasut 				if (reg & BIT(3))
58e08539b7SMarek Vasut 					cycle = 0xff;
59e08539b7SMarek Vasut 				else
60e08539b7SMarek Vasut 					cycle = 0xffff;
61e08539b7SMarek Vasut 			} else {
62e08539b7SMarek Vasut 				/* Force DDR2/x16 configuratio on old chips. */
63e08539b7SMarek Vasut 				ctl = 0;
64e08539b7SMarek Vasut 				cycle = 0xffff;		/* DDR2 16bit */
65e08539b7SMarek Vasut 			}
66e08539b7SMarek Vasut 
67e08539b7SMarek Vasut 			writel(0xe59, ddr_regs + AR934X_DDR_REG_DDR2_CONFIG);
68e08539b7SMarek Vasut 			udelay(100);
69e08539b7SMarek Vasut 
70e08539b7SMarek Vasut 			writel(0x10, ddr_regs + AR71XX_DDR_REG_CONTROL);
71e08539b7SMarek Vasut 			udelay(10);
72e08539b7SMarek Vasut 
73e08539b7SMarek Vasut 			writel(0x20, ddr_regs + AR71XX_DDR_REG_CONTROL);
74e08539b7SMarek Vasut 			udelay(10);
75e08539b7SMarek Vasut 
76e08539b7SMarek Vasut 			writel(ctl, ddr_regs + AR934X_DDR_REG_CTL_CONF);
77e08539b7SMarek Vasut 			udelay(10);
78e08539b7SMarek Vasut 		}
79e08539b7SMarek Vasut 	} else {					/* SDRAM */
80e08539b7SMarek Vasut 		memtype = AR934X_SDRAM;
81e08539b7SMarek Vasut 		cycle = 0xffffffff;
82e08539b7SMarek Vasut 
83e08539b7SMarek Vasut 		writel(0x13b, ddr_regs + AR934X_DDR_REG_CTL_CONF);
84e08539b7SMarek Vasut 		udelay(100);
85e08539b7SMarek Vasut 
86e08539b7SMarek Vasut 		/* Undocumented register */
87e08539b7SMarek Vasut 		writel(0x13b, ddr_regs + 0x118);
88e08539b7SMarek Vasut 		udelay(100);
89e08539b7SMarek Vasut 	}
90e08539b7SMarek Vasut 
91e08539b7SMarek Vasut 	memcfg = &ar934x_mem_config[memtype];
92e08539b7SMarek Vasut 
93e08539b7SMarek Vasut 	writel(memcfg->config1, ddr_regs + AR71XX_DDR_REG_CONFIG);
94e08539b7SMarek Vasut 	udelay(100);
95e08539b7SMarek Vasut 
96e08539b7SMarek Vasut 	writel(memcfg->config2, ddr_regs + AR71XX_DDR_REG_CONFIG2);
97e08539b7SMarek Vasut 	udelay(100);
98e08539b7SMarek Vasut 
99e08539b7SMarek Vasut 	writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
100e08539b7SMarek Vasut 	udelay(10);
101e08539b7SMarek Vasut 
102e08539b7SMarek Vasut 	writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_MODE);
103e08539b7SMarek Vasut 	mdelay(1);
104e08539b7SMarek Vasut 
105e08539b7SMarek Vasut 	writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
106e08539b7SMarek Vasut 	udelay(10);
107e08539b7SMarek Vasut 
108e08539b7SMarek Vasut 	if (memtype == AR934X_DDR2) {
109e08539b7SMarek Vasut 		writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_EMR);
110e08539b7SMarek Vasut 		udelay(100);
111e08539b7SMarek Vasut 
112e08539b7SMarek Vasut 		writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
113e08539b7SMarek Vasut 		udelay(10);
114e08539b7SMarek Vasut 	}
115e08539b7SMarek Vasut 
116e08539b7SMarek Vasut 	if (memtype != AR934X_SDRAM)
117e08539b7SMarek Vasut 		writel(0x402, ddr_regs + AR71XX_DDR_REG_EMR);
118e08539b7SMarek Vasut 
119e08539b7SMarek Vasut 	udelay(100);
120e08539b7SMarek Vasut 
121e08539b7SMarek Vasut 	writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
122e08539b7SMarek Vasut 	udelay(10);
123e08539b7SMarek Vasut 
124e08539b7SMarek Vasut 	writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
125e08539b7SMarek Vasut 	udelay(10);
126e08539b7SMarek Vasut 
127e08539b7SMarek Vasut 	writel(memcfg->mode, ddr_regs + AR71XX_DDR_REG_MODE);
128e08539b7SMarek Vasut 	udelay(100);
129e08539b7SMarek Vasut 
130e08539b7SMarek Vasut 	writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
131e08539b7SMarek Vasut 	udelay(10);
132e08539b7SMarek Vasut 
133e08539b7SMarek Vasut 	writel(0x412c /* FIXME */, ddr_regs + AR71XX_DDR_REG_REFRESH);
134e08539b7SMarek Vasut 	udelay(100);
135e08539b7SMarek Vasut 
136e08539b7SMarek Vasut 	writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL0);
137e08539b7SMarek Vasut 	writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL1);
138e08539b7SMarek Vasut 
139e08539b7SMarek Vasut 	if (memtype != AR934X_SDRAM) {
140e08539b7SMarek Vasut 		if ((gd->arch.rev && (reg & BIT(3))) || !gd->arch.rev) {
141e08539b7SMarek Vasut 			writel(memcfg->tap,
142e08539b7SMarek Vasut 			       ddr_regs + AR934X_DDR_REG_TAP_CTRL2);
143e08539b7SMarek Vasut 			writel(memcfg->tap,
144e08539b7SMarek Vasut 			       ddr_regs + AR934X_DDR_REG_TAP_CTRL3);
145e08539b7SMarek Vasut 		}
146e08539b7SMarek Vasut 	}
147e08539b7SMarek Vasut 
148e08539b7SMarek Vasut 	writel(cycle, ddr_regs + AR71XX_DDR_REG_RD_CYCLE);
149e08539b7SMarek Vasut 	udelay(100);
150e08539b7SMarek Vasut 
151e08539b7SMarek Vasut 	writel(0x74444444, ddr_regs + AR934X_DDR_REG_BURST);
152e08539b7SMarek Vasut 	udelay(100);
153e08539b7SMarek Vasut 
154e08539b7SMarek Vasut 	writel(0x222, ddr_regs + AR934X_DDR_REG_BURST2);
155e08539b7SMarek Vasut 	udelay(100);
156e08539b7SMarek Vasut 
157e08539b7SMarek Vasut 	writel(0xfffff, ddr_regs + AR934X_DDR_REG_TIMEOUT_MAX);
158e08539b7SMarek Vasut 	udelay(100);
159e08539b7SMarek Vasut }
160e08539b7SMarek Vasut 
ddr_tap_tuning(void)161e08539b7SMarek Vasut void ddr_tap_tuning(void)
162e08539b7SMarek Vasut {
163e08539b7SMarek Vasut }
164