1*23ff8633SDaniel Schwierzeck /* 2*23ff8633SDaniel Schwierzeck * Copyright (C) 1994 - 2002 by Ralf Baechle 3*23ff8633SDaniel Schwierzeck * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc. 4*23ff8633SDaniel Schwierzeck * Copyright (C) 2002 Maciej W. Rozycki 5*23ff8633SDaniel Schwierzeck * 6*23ff8633SDaniel Schwierzeck * SPDX-License-Identifier: GPL-2.0 7*23ff8633SDaniel Schwierzeck */ 8*23ff8633SDaniel Schwierzeck #ifndef _ASM_PGTABLE_BITS_H 9*23ff8633SDaniel Schwierzeck #define _ASM_PGTABLE_BITS_H 10*23ff8633SDaniel Schwierzeck 11*23ff8633SDaniel Schwierzeck 12*23ff8633SDaniel Schwierzeck /* 13*23ff8633SDaniel Schwierzeck * Note that we shift the lower 32bits of each EntryLo[01] entry 14*23ff8633SDaniel Schwierzeck * 6 bits to the left. That way we can convert the PFN into the 15*23ff8633SDaniel Schwierzeck * physical address by a single 'and' operation and gain 6 additional 16*23ff8633SDaniel Schwierzeck * bits for storing information which isn't present in a normal 17*23ff8633SDaniel Schwierzeck * MIPS page table. 18*23ff8633SDaniel Schwierzeck * 19*23ff8633SDaniel Schwierzeck * Similar to the Alpha port, we need to keep track of the ref 20*23ff8633SDaniel Schwierzeck * and mod bits in software. We have a software "yeah you can read 21*23ff8633SDaniel Schwierzeck * from this page" bit, and a hardware one which actually lets the 22*23ff8633SDaniel Schwierzeck * process read from the page. On the same token we have a software 23*23ff8633SDaniel Schwierzeck * writable bit and the real hardware one which actually lets the 24*23ff8633SDaniel Schwierzeck * process write to the page, this keeps a mod bit via the hardware 25*23ff8633SDaniel Schwierzeck * dirty bit. 26*23ff8633SDaniel Schwierzeck * 27*23ff8633SDaniel Schwierzeck * Certain revisions of the R4000 and R5000 have a bug where if a 28*23ff8633SDaniel Schwierzeck * certain sequence occurs in the last 3 instructions of an executable 29*23ff8633SDaniel Schwierzeck * page, and the following page is not mapped, the cpu can do 30*23ff8633SDaniel Schwierzeck * unpredictable things. The code (when it is written) to deal with 31*23ff8633SDaniel Schwierzeck * this problem will be in the update_mmu_cache() code for the r4k. 32*23ff8633SDaniel Schwierzeck */ 33*23ff8633SDaniel Schwierzeck #if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) 34*23ff8633SDaniel Schwierzeck 35*23ff8633SDaniel Schwierzeck /* 36*23ff8633SDaniel Schwierzeck * The following bits are implemented by the TLB hardware 37*23ff8633SDaniel Schwierzeck */ 38*23ff8633SDaniel Schwierzeck #define _PAGE_NO_EXEC_SHIFT 0 39*23ff8633SDaniel Schwierzeck #define _PAGE_NO_EXEC (1 << _PAGE_NO_EXEC_SHIFT) 40*23ff8633SDaniel Schwierzeck #define _PAGE_NO_READ_SHIFT (_PAGE_NO_EXEC_SHIFT + 1) 41*23ff8633SDaniel Schwierzeck #define _PAGE_NO_READ (1 << _PAGE_NO_READ_SHIFT) 42*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL_SHIFT (_PAGE_NO_READ_SHIFT + 1) 43*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT) 44*23ff8633SDaniel Schwierzeck #define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1) 45*23ff8633SDaniel Schwierzeck #define _PAGE_VALID (1 << _PAGE_VALID_SHIFT) 46*23ff8633SDaniel Schwierzeck #define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1) 47*23ff8633SDaniel Schwierzeck #define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT) 48*23ff8633SDaniel Schwierzeck #define _CACHE_SHIFT (_PAGE_DIRTY_SHIFT + 1) 49*23ff8633SDaniel Schwierzeck #define _CACHE_MASK (7 << _CACHE_SHIFT) 50*23ff8633SDaniel Schwierzeck 51*23ff8633SDaniel Schwierzeck /* 52*23ff8633SDaniel Schwierzeck * The following bits are implemented in software 53*23ff8633SDaniel Schwierzeck */ 54*23ff8633SDaniel Schwierzeck #define _PAGE_PRESENT_SHIFT (24) 55*23ff8633SDaniel Schwierzeck #define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT) 56*23ff8633SDaniel Schwierzeck #define _PAGE_READ_SHIFT (_PAGE_PRESENT_SHIFT + 1) 57*23ff8633SDaniel Schwierzeck #define _PAGE_READ (1 << _PAGE_READ_SHIFT) 58*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1) 59*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT) 60*23ff8633SDaniel Schwierzeck #define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1) 61*23ff8633SDaniel Schwierzeck #define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT) 62*23ff8633SDaniel Schwierzeck #define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1) 63*23ff8633SDaniel Schwierzeck #define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT) 64*23ff8633SDaniel Schwierzeck 65*23ff8633SDaniel Schwierzeck #define _PFN_SHIFT (PAGE_SHIFT - 12 + _CACHE_SHIFT + 3) 66*23ff8633SDaniel Schwierzeck 67*23ff8633SDaniel Schwierzeck /* 68*23ff8633SDaniel Schwierzeck * Bits for extended EntryLo0/EntryLo1 registers 69*23ff8633SDaniel Schwierzeck */ 70*23ff8633SDaniel Schwierzeck #define _PFNX_MASK 0xffffff 71*23ff8633SDaniel Schwierzeck 72*23ff8633SDaniel Schwierzeck #elif defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) 73*23ff8633SDaniel Schwierzeck 74*23ff8633SDaniel Schwierzeck /* 75*23ff8633SDaniel Schwierzeck * The following bits are implemented in software 76*23ff8633SDaniel Schwierzeck */ 77*23ff8633SDaniel Schwierzeck #define _PAGE_PRESENT_SHIFT (0) 78*23ff8633SDaniel Schwierzeck #define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT) 79*23ff8633SDaniel Schwierzeck #define _PAGE_READ_SHIFT (_PAGE_PRESENT_SHIFT + 1) 80*23ff8633SDaniel Schwierzeck #define _PAGE_READ (1 << _PAGE_READ_SHIFT) 81*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1) 82*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT) 83*23ff8633SDaniel Schwierzeck #define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1) 84*23ff8633SDaniel Schwierzeck #define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT) 85*23ff8633SDaniel Schwierzeck #define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1) 86*23ff8633SDaniel Schwierzeck #define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT) 87*23ff8633SDaniel Schwierzeck 88*23ff8633SDaniel Schwierzeck /* 89*23ff8633SDaniel Schwierzeck * The following bits are implemented by the TLB hardware 90*23ff8633SDaniel Schwierzeck */ 91*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL_SHIFT (_PAGE_MODIFIED_SHIFT + 4) 92*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT) 93*23ff8633SDaniel Schwierzeck #define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1) 94*23ff8633SDaniel Schwierzeck #define _PAGE_VALID (1 << _PAGE_VALID_SHIFT) 95*23ff8633SDaniel Schwierzeck #define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1) 96*23ff8633SDaniel Schwierzeck #define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT) 97*23ff8633SDaniel Schwierzeck #define _CACHE_UNCACHED_SHIFT (_PAGE_DIRTY_SHIFT + 1) 98*23ff8633SDaniel Schwierzeck #define _CACHE_UNCACHED (1 << _CACHE_UNCACHED_SHIFT) 99*23ff8633SDaniel Schwierzeck #define _CACHE_MASK _CACHE_UNCACHED 100*23ff8633SDaniel Schwierzeck 101*23ff8633SDaniel Schwierzeck #define _PFN_SHIFT PAGE_SHIFT 102*23ff8633SDaniel Schwierzeck 103*23ff8633SDaniel Schwierzeck #else 104*23ff8633SDaniel Schwierzeck /* 105*23ff8633SDaniel Schwierzeck * Below are the "Normal" R4K cases 106*23ff8633SDaniel Schwierzeck */ 107*23ff8633SDaniel Schwierzeck 108*23ff8633SDaniel Schwierzeck /* 109*23ff8633SDaniel Schwierzeck * The following bits are implemented in software 110*23ff8633SDaniel Schwierzeck */ 111*23ff8633SDaniel Schwierzeck #define _PAGE_PRESENT_SHIFT 0 112*23ff8633SDaniel Schwierzeck #define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT) 113*23ff8633SDaniel Schwierzeck /* R2 or later cores check for RI/XI support to determine _PAGE_READ */ 114*23ff8633SDaniel Schwierzeck #if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6) 115*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE_SHIFT (_PAGE_PRESENT_SHIFT + 1) 116*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT) 117*23ff8633SDaniel Schwierzeck #else 118*23ff8633SDaniel Schwierzeck #define _PAGE_READ_SHIFT (_PAGE_PRESENT_SHIFT + 1) 119*23ff8633SDaniel Schwierzeck #define _PAGE_READ (1 << _PAGE_READ_SHIFT) 120*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1) 121*23ff8633SDaniel Schwierzeck #define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT) 122*23ff8633SDaniel Schwierzeck #endif 123*23ff8633SDaniel Schwierzeck #define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1) 124*23ff8633SDaniel Schwierzeck #define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT) 125*23ff8633SDaniel Schwierzeck #define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1) 126*23ff8633SDaniel Schwierzeck #define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT) 127*23ff8633SDaniel Schwierzeck 128*23ff8633SDaniel Schwierzeck #if defined(CONFIG_64BIT) && defined(CONFIG_MIPS_HUGE_TLB_SUPPORT) 129*23ff8633SDaniel Schwierzeck /* Huge TLB page */ 130*23ff8633SDaniel Schwierzeck #define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT + 1) 131*23ff8633SDaniel Schwierzeck #define _PAGE_HUGE (1 << _PAGE_HUGE_SHIFT) 132*23ff8633SDaniel Schwierzeck #define _PAGE_SPLITTING_SHIFT (_PAGE_HUGE_SHIFT + 1) 133*23ff8633SDaniel Schwierzeck #define _PAGE_SPLITTING (1 << _PAGE_SPLITTING_SHIFT) 134*23ff8633SDaniel Schwierzeck #endif /* CONFIG_64BIT && CONFIG_MIPS_HUGE_TLB_SUPPORT */ 135*23ff8633SDaniel Schwierzeck 136*23ff8633SDaniel Schwierzeck #if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6) 137*23ff8633SDaniel Schwierzeck /* XI - page cannot be executed */ 138*23ff8633SDaniel Schwierzeck #ifdef _PAGE_SPLITTING_SHIFT 139*23ff8633SDaniel Schwierzeck #define _PAGE_NO_EXEC_SHIFT (_PAGE_SPLITTING_SHIFT + 1) 140*23ff8633SDaniel Schwierzeck #else 141*23ff8633SDaniel Schwierzeck #define _PAGE_NO_EXEC_SHIFT (_PAGE_MODIFIED_SHIFT + 1) 142*23ff8633SDaniel Schwierzeck #endif 143*23ff8633SDaniel Schwierzeck #define _PAGE_NO_EXEC (cpu_has_rixi ? (1 << _PAGE_NO_EXEC_SHIFT) : 0) 144*23ff8633SDaniel Schwierzeck 145*23ff8633SDaniel Schwierzeck /* RI - page cannot be read */ 146*23ff8633SDaniel Schwierzeck #define _PAGE_READ_SHIFT (_PAGE_NO_EXEC_SHIFT + 1) 147*23ff8633SDaniel Schwierzeck #define _PAGE_READ (cpu_has_rixi ? 0 : (1 << _PAGE_READ_SHIFT)) 148*23ff8633SDaniel Schwierzeck #define _PAGE_NO_READ_SHIFT _PAGE_READ_SHIFT 149*23ff8633SDaniel Schwierzeck #define _PAGE_NO_READ (cpu_has_rixi ? (1 << _PAGE_READ_SHIFT) : 0) 150*23ff8633SDaniel Schwierzeck #endif /* defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6) */ 151*23ff8633SDaniel Schwierzeck 152*23ff8633SDaniel Schwierzeck #if defined(_PAGE_NO_READ_SHIFT) 153*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL_SHIFT (_PAGE_NO_READ_SHIFT + 1) 154*23ff8633SDaniel Schwierzeck #elif defined(_PAGE_SPLITTING_SHIFT) 155*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL_SHIFT (_PAGE_SPLITTING_SHIFT + 1) 156*23ff8633SDaniel Schwierzeck #else 157*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL_SHIFT (_PAGE_MODIFIED_SHIFT + 1) 158*23ff8633SDaniel Schwierzeck #endif 159*23ff8633SDaniel Schwierzeck #define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT) 160*23ff8633SDaniel Schwierzeck 161*23ff8633SDaniel Schwierzeck #define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1) 162*23ff8633SDaniel Schwierzeck #define _PAGE_VALID (1 << _PAGE_VALID_SHIFT) 163*23ff8633SDaniel Schwierzeck #define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1) 164*23ff8633SDaniel Schwierzeck #define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT) 165*23ff8633SDaniel Schwierzeck #define _CACHE_SHIFT (_PAGE_DIRTY_SHIFT + 1) 166*23ff8633SDaniel Schwierzeck #define _CACHE_MASK (7 << _CACHE_SHIFT) 167*23ff8633SDaniel Schwierzeck 168*23ff8633SDaniel Schwierzeck #define _PFN_SHIFT (PAGE_SHIFT - 12 + _CACHE_SHIFT + 3) 169*23ff8633SDaniel Schwierzeck 170*23ff8633SDaniel Schwierzeck #endif /* defined(CONFIG_PHYS_ADDR_T_64BIT && defined(CONFIG_CPU_MIPS32) */ 171*23ff8633SDaniel Schwierzeck 172*23ff8633SDaniel Schwierzeck #ifndef _PAGE_NO_EXEC 173*23ff8633SDaniel Schwierzeck #define _PAGE_NO_EXEC 0 174*23ff8633SDaniel Schwierzeck #endif 175*23ff8633SDaniel Schwierzeck #ifndef _PAGE_NO_READ 176*23ff8633SDaniel Schwierzeck #define _PAGE_NO_READ 0 177*23ff8633SDaniel Schwierzeck #endif 178*23ff8633SDaniel Schwierzeck 179*23ff8633SDaniel Schwierzeck #define _PAGE_SILENT_READ _PAGE_VALID 180*23ff8633SDaniel Schwierzeck #define _PAGE_SILENT_WRITE _PAGE_DIRTY 181*23ff8633SDaniel Schwierzeck 182*23ff8633SDaniel Schwierzeck #define _PFN_MASK (~((1 << (_PFN_SHIFT)) - 1)) 183*23ff8633SDaniel Schwierzeck 184*23ff8633SDaniel Schwierzeck /* 185*23ff8633SDaniel Schwierzeck * The final layouts of the PTE bits are: 186*23ff8633SDaniel Schwierzeck * 187*23ff8633SDaniel Schwierzeck * 64-bit, R1 or earlier: CCC D V G [S H] M A W R P 188*23ff8633SDaniel Schwierzeck * 32-bit, R1 or earler: CCC D V G M A W R P 189*23ff8633SDaniel Schwierzeck * 64-bit, R2 or later: CCC D V G RI/R XI [S H] M A W P 190*23ff8633SDaniel Schwierzeck * 32-bit, R2 or later: CCC D V G RI/R XI M A W P 191*23ff8633SDaniel Schwierzeck */ 192*23ff8633SDaniel Schwierzeck 193*23ff8633SDaniel Schwierzeck 194*23ff8633SDaniel Schwierzeck #ifndef __ASSEMBLY__ 195*23ff8633SDaniel Schwierzeck /* 196*23ff8633SDaniel Schwierzeck * pte_to_entrylo converts a page table entry (PTE) into a Mips 197*23ff8633SDaniel Schwierzeck * entrylo0/1 value. 198*23ff8633SDaniel Schwierzeck */ 199*23ff8633SDaniel Schwierzeck static inline uint64_t pte_to_entrylo(unsigned long pte_val) 200*23ff8633SDaniel Schwierzeck { 201*23ff8633SDaniel Schwierzeck #if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_MIPSR6) 202*23ff8633SDaniel Schwierzeck if (cpu_has_rixi) { 203*23ff8633SDaniel Schwierzeck int sa; 204*23ff8633SDaniel Schwierzeck #ifdef CONFIG_32BIT 205*23ff8633SDaniel Schwierzeck sa = 31 - _PAGE_NO_READ_SHIFT; 206*23ff8633SDaniel Schwierzeck #else 207*23ff8633SDaniel Schwierzeck sa = 63 - _PAGE_NO_READ_SHIFT; 208*23ff8633SDaniel Schwierzeck #endif 209*23ff8633SDaniel Schwierzeck /* 210*23ff8633SDaniel Schwierzeck * C has no way to express that this is a DSRL 211*23ff8633SDaniel Schwierzeck * _PAGE_NO_EXEC_SHIFT followed by a ROTR 2. Luckily 212*23ff8633SDaniel Schwierzeck * in the fast path this is done in assembly 213*23ff8633SDaniel Schwierzeck */ 214*23ff8633SDaniel Schwierzeck return (pte_val >> _PAGE_GLOBAL_SHIFT) | 215*23ff8633SDaniel Schwierzeck ((pte_val & (_PAGE_NO_EXEC | _PAGE_NO_READ)) << sa); 216*23ff8633SDaniel Schwierzeck } 217*23ff8633SDaniel Schwierzeck #endif 218*23ff8633SDaniel Schwierzeck 219*23ff8633SDaniel Schwierzeck return pte_val >> _PAGE_GLOBAL_SHIFT; 220*23ff8633SDaniel Schwierzeck } 221*23ff8633SDaniel Schwierzeck #endif 222*23ff8633SDaniel Schwierzeck 223*23ff8633SDaniel Schwierzeck /* 224*23ff8633SDaniel Schwierzeck * Cache attributes 225*23ff8633SDaniel Schwierzeck */ 226*23ff8633SDaniel Schwierzeck #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) 227*23ff8633SDaniel Schwierzeck 228*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_NONCOHERENT 0 229*23ff8633SDaniel Schwierzeck #define _CACHE_UNCACHED_ACCELERATED _CACHE_UNCACHED 230*23ff8633SDaniel Schwierzeck 231*23ff8633SDaniel Schwierzeck #elif defined(CONFIG_CPU_SB1) 232*23ff8633SDaniel Schwierzeck 233*23ff8633SDaniel Schwierzeck /* No penalty for being coherent on the SB1, so just 234*23ff8633SDaniel Schwierzeck use it for "noncoherent" spaces, too. Shouldn't hurt. */ 235*23ff8633SDaniel Schwierzeck 236*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_NONCOHERENT (5<<_CACHE_SHIFT) 237*23ff8633SDaniel Schwierzeck 238*23ff8633SDaniel Schwierzeck #elif defined(CONFIG_CPU_LOONGSON3) 239*23ff8633SDaniel Schwierzeck 240*23ff8633SDaniel Schwierzeck /* Using COHERENT flag for NONCOHERENT doesn't hurt. */ 241*23ff8633SDaniel Schwierzeck 242*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT) /* LOONGSON */ 243*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_COHERENT (3<<_CACHE_SHIFT) /* LOONGSON-3 */ 244*23ff8633SDaniel Schwierzeck 245*23ff8633SDaniel Schwierzeck #elif defined(CONFIG_MACH_INGENIC) 246*23ff8633SDaniel Schwierzeck 247*23ff8633SDaniel Schwierzeck /* Ingenic uses the WA bit to achieve write-combine memory writes */ 248*23ff8633SDaniel Schwierzeck #define _CACHE_UNCACHED_ACCELERATED (1<<_CACHE_SHIFT) 249*23ff8633SDaniel Schwierzeck 250*23ff8633SDaniel Schwierzeck #endif 251*23ff8633SDaniel Schwierzeck 252*23ff8633SDaniel Schwierzeck #ifndef _CACHE_CACHABLE_NO_WA 253*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_NO_WA (0<<_CACHE_SHIFT) 254*23ff8633SDaniel Schwierzeck #endif 255*23ff8633SDaniel Schwierzeck #ifndef _CACHE_CACHABLE_WA 256*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_WA (1<<_CACHE_SHIFT) 257*23ff8633SDaniel Schwierzeck #endif 258*23ff8633SDaniel Schwierzeck #ifndef _CACHE_UNCACHED 259*23ff8633SDaniel Schwierzeck #define _CACHE_UNCACHED (2<<_CACHE_SHIFT) 260*23ff8633SDaniel Schwierzeck #endif 261*23ff8633SDaniel Schwierzeck #ifndef _CACHE_CACHABLE_NONCOHERENT 262*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT) 263*23ff8633SDaniel Schwierzeck #endif 264*23ff8633SDaniel Schwierzeck #ifndef _CACHE_CACHABLE_CE 265*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_CE (4<<_CACHE_SHIFT) 266*23ff8633SDaniel Schwierzeck #endif 267*23ff8633SDaniel Schwierzeck #ifndef _CACHE_CACHABLE_COW 268*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT) 269*23ff8633SDaniel Schwierzeck #endif 270*23ff8633SDaniel Schwierzeck #ifndef _CACHE_CACHABLE_CUW 271*23ff8633SDaniel Schwierzeck #define _CACHE_CACHABLE_CUW (6<<_CACHE_SHIFT) 272*23ff8633SDaniel Schwierzeck #endif 273*23ff8633SDaniel Schwierzeck #ifndef _CACHE_UNCACHED_ACCELERATED 274*23ff8633SDaniel Schwierzeck #define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT) 275*23ff8633SDaniel Schwierzeck #endif 276*23ff8633SDaniel Schwierzeck 277*23ff8633SDaniel Schwierzeck #define __READABLE (_PAGE_SILENT_READ | _PAGE_READ | _PAGE_ACCESSED) 278*23ff8633SDaniel Schwierzeck #define __WRITEABLE (_PAGE_SILENT_WRITE | _PAGE_WRITE | _PAGE_MODIFIED) 279*23ff8633SDaniel Schwierzeck 280*23ff8633SDaniel Schwierzeck #define _PAGE_CHG_MASK (_PAGE_ACCESSED | _PAGE_MODIFIED | \ 281*23ff8633SDaniel Schwierzeck _PFN_MASK | _CACHE_MASK) 282*23ff8633SDaniel Schwierzeck 283*23ff8633SDaniel Schwierzeck #endif /* _ASM_PGTABLE_BITS_H */ 284