xref: /rk3399_rockchip-uboot/arch/mips/include/asm/mipsregs.h (revision 819833af39a91fa1c1e8252862bbda6f5a602f7b)
1*819833afSPeter Tyser /*
2*819833afSPeter Tyser  * This file is subject to the terms and conditions of the GNU General Public
3*819833afSPeter Tyser  * License.  See the file "COPYING" in the main directory of this archive
4*819833afSPeter Tyser  * for more details.
5*819833afSPeter Tyser  *
6*819833afSPeter Tyser  * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7*819833afSPeter Tyser  * Copyright (C) 2000 Silicon Graphics, Inc.
8*819833afSPeter Tyser  * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9*819833afSPeter Tyser  * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
10*819833afSPeter Tyser  * Copyright (C) 2000, 07 MIPS Technologies, Inc.
11*819833afSPeter Tyser  * Copyright (C) 2003, 2004  Maciej W. Rozycki
12*819833afSPeter Tyser  */
13*819833afSPeter Tyser #ifndef _ASM_MIPSREGS_H
14*819833afSPeter Tyser #define _ASM_MIPSREGS_H
15*819833afSPeter Tyser 
16*819833afSPeter Tyser #if 0
17*819833afSPeter Tyser #include <linux/linkage.h>
18*819833afSPeter Tyser #endif
19*819833afSPeter Tyser 
20*819833afSPeter Tyser /*
21*819833afSPeter Tyser  * The following macros are especially useful for __asm__
22*819833afSPeter Tyser  * inline assembler.
23*819833afSPeter Tyser  */
24*819833afSPeter Tyser #ifndef __STR
25*819833afSPeter Tyser #define __STR(x) #x
26*819833afSPeter Tyser #endif
27*819833afSPeter Tyser #ifndef STR
28*819833afSPeter Tyser #define STR(x) __STR(x)
29*819833afSPeter Tyser #endif
30*819833afSPeter Tyser 
31*819833afSPeter Tyser /*
32*819833afSPeter Tyser  *  Configure language
33*819833afSPeter Tyser  */
34*819833afSPeter Tyser #ifdef __ASSEMBLY__
35*819833afSPeter Tyser #define _ULCAST_
36*819833afSPeter Tyser #else
37*819833afSPeter Tyser #define _ULCAST_ (unsigned long)
38*819833afSPeter Tyser #endif
39*819833afSPeter Tyser 
40*819833afSPeter Tyser /*
41*819833afSPeter Tyser  * Coprocessor 0 register names
42*819833afSPeter Tyser  */
43*819833afSPeter Tyser #define CP0_INDEX $0
44*819833afSPeter Tyser #define CP0_RANDOM $1
45*819833afSPeter Tyser #define CP0_ENTRYLO0 $2
46*819833afSPeter Tyser #define CP0_ENTRYLO1 $3
47*819833afSPeter Tyser #define CP0_CONF $3
48*819833afSPeter Tyser #define CP0_CONTEXT $4
49*819833afSPeter Tyser #define CP0_PAGEMASK $5
50*819833afSPeter Tyser #define CP0_WIRED $6
51*819833afSPeter Tyser #define CP0_INFO $7
52*819833afSPeter Tyser #define CP0_BADVADDR $8
53*819833afSPeter Tyser #define CP0_COUNT $9
54*819833afSPeter Tyser #define CP0_ENTRYHI $10
55*819833afSPeter Tyser #define CP0_COMPARE $11
56*819833afSPeter Tyser #define CP0_STATUS $12
57*819833afSPeter Tyser #define CP0_CAUSE $13
58*819833afSPeter Tyser #define CP0_EPC $14
59*819833afSPeter Tyser #define CP0_PRID $15
60*819833afSPeter Tyser #define CP0_CONFIG $16
61*819833afSPeter Tyser #define CP0_LLADDR $17
62*819833afSPeter Tyser #define CP0_WATCHLO $18
63*819833afSPeter Tyser #define CP0_WATCHHI $19
64*819833afSPeter Tyser #define CP0_XCONTEXT $20
65*819833afSPeter Tyser #define CP0_FRAMEMASK $21
66*819833afSPeter Tyser #define CP0_DIAGNOSTIC $22
67*819833afSPeter Tyser #define CP0_DEBUG $23
68*819833afSPeter Tyser #define CP0_DEPC $24
69*819833afSPeter Tyser #define CP0_PERFORMANCE $25
70*819833afSPeter Tyser #define CP0_ECC $26
71*819833afSPeter Tyser #define CP0_CACHEERR $27
72*819833afSPeter Tyser #define CP0_TAGLO $28
73*819833afSPeter Tyser #define CP0_TAGHI $29
74*819833afSPeter Tyser #define CP0_ERROREPC $30
75*819833afSPeter Tyser #define CP0_DESAVE $31
76*819833afSPeter Tyser 
77*819833afSPeter Tyser /*
78*819833afSPeter Tyser  * R4640/R4650 cp0 register names.  These registers are listed
79*819833afSPeter Tyser  * here only for completeness; without MMU these CPUs are not useable
80*819833afSPeter Tyser  * by Linux.  A future ELKS port might take make Linux run on them
81*819833afSPeter Tyser  * though ...
82*819833afSPeter Tyser  */
83*819833afSPeter Tyser #define CP0_IBASE $0
84*819833afSPeter Tyser #define CP0_IBOUND $1
85*819833afSPeter Tyser #define CP0_DBASE $2
86*819833afSPeter Tyser #define CP0_DBOUND $3
87*819833afSPeter Tyser #define CP0_CALG $17
88*819833afSPeter Tyser #define CP0_IWATCH $18
89*819833afSPeter Tyser #define CP0_DWATCH $19
90*819833afSPeter Tyser 
91*819833afSPeter Tyser /*
92*819833afSPeter Tyser  * Coprocessor 0 Set 1 register names
93*819833afSPeter Tyser  */
94*819833afSPeter Tyser #define CP0_S1_DERRADDR0  $26
95*819833afSPeter Tyser #define CP0_S1_DERRADDR1  $27
96*819833afSPeter Tyser #define CP0_S1_INTCONTROL $20
97*819833afSPeter Tyser 
98*819833afSPeter Tyser /*
99*819833afSPeter Tyser  * Coprocessor 0 Set 2 register names
100*819833afSPeter Tyser  */
101*819833afSPeter Tyser #define CP0_S2_SRSCTL	$12	/* MIPSR2 */
102*819833afSPeter Tyser 
103*819833afSPeter Tyser /*
104*819833afSPeter Tyser  * Coprocessor 0 Set 3 register names
105*819833afSPeter Tyser  */
106*819833afSPeter Tyser #define CP0_S3_SRSMAP	$12	/* MIPSR2 */
107*819833afSPeter Tyser 
108*819833afSPeter Tyser /*
109*819833afSPeter Tyser  *  TX39 Series
110*819833afSPeter Tyser  */
111*819833afSPeter Tyser #define CP0_TX39_CACHE	$7
112*819833afSPeter Tyser 
113*819833afSPeter Tyser /*
114*819833afSPeter Tyser  * Coprocessor 1 (FPU) register names
115*819833afSPeter Tyser  */
116*819833afSPeter Tyser #define CP1_REVISION	$0
117*819833afSPeter Tyser #define CP1_STATUS	$31
118*819833afSPeter Tyser 
119*819833afSPeter Tyser /*
120*819833afSPeter Tyser  * FPU Status Register Values
121*819833afSPeter Tyser  */
122*819833afSPeter Tyser /*
123*819833afSPeter Tyser  * Status Register Values
124*819833afSPeter Tyser  */
125*819833afSPeter Tyser 
126*819833afSPeter Tyser #define FPU_CSR_FLUSH	0x01000000	/* flush denormalised results to 0 */
127*819833afSPeter Tyser #define FPU_CSR_COND	0x00800000	/* $fcc0 */
128*819833afSPeter Tyser #define FPU_CSR_COND0	0x00800000	/* $fcc0 */
129*819833afSPeter Tyser #define FPU_CSR_COND1	0x02000000	/* $fcc1 */
130*819833afSPeter Tyser #define FPU_CSR_COND2	0x04000000	/* $fcc2 */
131*819833afSPeter Tyser #define FPU_CSR_COND3	0x08000000	/* $fcc3 */
132*819833afSPeter Tyser #define FPU_CSR_COND4	0x10000000	/* $fcc4 */
133*819833afSPeter Tyser #define FPU_CSR_COND5	0x20000000	/* $fcc5 */
134*819833afSPeter Tyser #define FPU_CSR_COND6	0x40000000	/* $fcc6 */
135*819833afSPeter Tyser #define FPU_CSR_COND7	0x80000000	/* $fcc7 */
136*819833afSPeter Tyser 
137*819833afSPeter Tyser /*
138*819833afSPeter Tyser  * X the exception cause indicator
139*819833afSPeter Tyser  * E the exception enable
140*819833afSPeter Tyser  * S the sticky/flag bit
141*819833afSPeter Tyser  */
142*819833afSPeter Tyser #define FPU_CSR_ALL_X	0x0003f000
143*819833afSPeter Tyser #define FPU_CSR_UNI_X	0x00020000
144*819833afSPeter Tyser #define FPU_CSR_INV_X	0x00010000
145*819833afSPeter Tyser #define FPU_CSR_DIV_X	0x00008000
146*819833afSPeter Tyser #define FPU_CSR_OVF_X	0x00004000
147*819833afSPeter Tyser #define FPU_CSR_UDF_X	0x00002000
148*819833afSPeter Tyser #define FPU_CSR_INE_X	0x00001000
149*819833afSPeter Tyser 
150*819833afSPeter Tyser #define FPU_CSR_ALL_E	0x00000f80
151*819833afSPeter Tyser #define FPU_CSR_INV_E	0x00000800
152*819833afSPeter Tyser #define FPU_CSR_DIV_E	0x00000400
153*819833afSPeter Tyser #define FPU_CSR_OVF_E	0x00000200
154*819833afSPeter Tyser #define FPU_CSR_UDF_E	0x00000100
155*819833afSPeter Tyser #define FPU_CSR_INE_E	0x00000080
156*819833afSPeter Tyser 
157*819833afSPeter Tyser #define FPU_CSR_ALL_S	0x0000007c
158*819833afSPeter Tyser #define FPU_CSR_INV_S	0x00000040
159*819833afSPeter Tyser #define FPU_CSR_DIV_S	0x00000020
160*819833afSPeter Tyser #define FPU_CSR_OVF_S	0x00000010
161*819833afSPeter Tyser #define FPU_CSR_UDF_S	0x00000008
162*819833afSPeter Tyser #define FPU_CSR_INE_S	0x00000004
163*819833afSPeter Tyser 
164*819833afSPeter Tyser /* rounding mode */
165*819833afSPeter Tyser #define FPU_CSR_RN	0x0	/* nearest */
166*819833afSPeter Tyser #define FPU_CSR_RZ	0x1	/* towards zero */
167*819833afSPeter Tyser #define FPU_CSR_RU	0x2	/* towards +Infinity */
168*819833afSPeter Tyser #define FPU_CSR_RD	0x3	/* towards -Infinity */
169*819833afSPeter Tyser 
170*819833afSPeter Tyser /*
171*819833afSPeter Tyser  * Values for PageMask register
172*819833afSPeter Tyser  */
173*819833afSPeter Tyser #ifdef CONFIG_CPU_VR41XX
174*819833afSPeter Tyser 
175*819833afSPeter Tyser /* Why doesn't stupidity hurt ... */
176*819833afSPeter Tyser 
177*819833afSPeter Tyser #define PM_1K		0x00000000
178*819833afSPeter Tyser #define PM_4K		0x00001800
179*819833afSPeter Tyser #define PM_16K		0x00007800
180*819833afSPeter Tyser #define PM_64K		0x0001f800
181*819833afSPeter Tyser #define PM_256K		0x0007f800
182*819833afSPeter Tyser 
183*819833afSPeter Tyser #else
184*819833afSPeter Tyser 
185*819833afSPeter Tyser #define PM_4K		0x00000000
186*819833afSPeter Tyser #define PM_16K		0x00006000
187*819833afSPeter Tyser #define PM_64K		0x0001e000
188*819833afSPeter Tyser #define PM_256K		0x0007e000
189*819833afSPeter Tyser #define PM_1M		0x001fe000
190*819833afSPeter Tyser #define PM_4M		0x007fe000
191*819833afSPeter Tyser #define PM_16M		0x01ffe000
192*819833afSPeter Tyser #define PM_64M		0x07ffe000
193*819833afSPeter Tyser #define PM_256M		0x1fffe000
194*819833afSPeter Tyser 
195*819833afSPeter Tyser #endif
196*819833afSPeter Tyser 
197*819833afSPeter Tyser /*
198*819833afSPeter Tyser  * Values used for computation of new tlb entries
199*819833afSPeter Tyser  */
200*819833afSPeter Tyser #define PL_4K		12
201*819833afSPeter Tyser #define PL_16K		14
202*819833afSPeter Tyser #define PL_64K		16
203*819833afSPeter Tyser #define PL_256K		18
204*819833afSPeter Tyser #define PL_1M		20
205*819833afSPeter Tyser #define PL_4M		22
206*819833afSPeter Tyser #define PL_16M		24
207*819833afSPeter Tyser #define PL_64M		26
208*819833afSPeter Tyser #define PL_256M		28
209*819833afSPeter Tyser 
210*819833afSPeter Tyser /*
211*819833afSPeter Tyser  * R4x00 interrupt enable / cause bits
212*819833afSPeter Tyser  */
213*819833afSPeter Tyser #define IE_SW0		(_ULCAST_(1) <<  8)
214*819833afSPeter Tyser #define IE_SW1		(_ULCAST_(1) <<  9)
215*819833afSPeter Tyser #define IE_IRQ0		(_ULCAST_(1) << 10)
216*819833afSPeter Tyser #define IE_IRQ1		(_ULCAST_(1) << 11)
217*819833afSPeter Tyser #define IE_IRQ2		(_ULCAST_(1) << 12)
218*819833afSPeter Tyser #define IE_IRQ3		(_ULCAST_(1) << 13)
219*819833afSPeter Tyser #define IE_IRQ4		(_ULCAST_(1) << 14)
220*819833afSPeter Tyser #define IE_IRQ5		(_ULCAST_(1) << 15)
221*819833afSPeter Tyser 
222*819833afSPeter Tyser /*
223*819833afSPeter Tyser  * R4x00 interrupt cause bits
224*819833afSPeter Tyser  */
225*819833afSPeter Tyser #define C_SW0		(_ULCAST_(1) <<  8)
226*819833afSPeter Tyser #define C_SW1		(_ULCAST_(1) <<  9)
227*819833afSPeter Tyser #define C_IRQ0		(_ULCAST_(1) << 10)
228*819833afSPeter Tyser #define C_IRQ1		(_ULCAST_(1) << 11)
229*819833afSPeter Tyser #define C_IRQ2		(_ULCAST_(1) << 12)
230*819833afSPeter Tyser #define C_IRQ3		(_ULCAST_(1) << 13)
231*819833afSPeter Tyser #define C_IRQ4		(_ULCAST_(1) << 14)
232*819833afSPeter Tyser #define C_IRQ5		(_ULCAST_(1) << 15)
233*819833afSPeter Tyser 
234*819833afSPeter Tyser /*
235*819833afSPeter Tyser  * Bitfields in the R4xx0 cp0 status register
236*819833afSPeter Tyser  */
237*819833afSPeter Tyser #define ST0_IE			0x00000001
238*819833afSPeter Tyser #define ST0_EXL			0x00000002
239*819833afSPeter Tyser #define ST0_ERL			0x00000004
240*819833afSPeter Tyser #define ST0_KSU			0x00000018
241*819833afSPeter Tyser #  define KSU_USER		0x00000010
242*819833afSPeter Tyser #  define KSU_SUPERVISOR	0x00000008
243*819833afSPeter Tyser #  define KSU_KERNEL		0x00000000
244*819833afSPeter Tyser #define ST0_UX			0x00000020
245*819833afSPeter Tyser #define ST0_SX			0x00000040
246*819833afSPeter Tyser #define ST0_KX			0x00000080
247*819833afSPeter Tyser #define ST0_DE			0x00010000
248*819833afSPeter Tyser #define ST0_CE			0x00020000
249*819833afSPeter Tyser 
250*819833afSPeter Tyser /*
251*819833afSPeter Tyser  * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
252*819833afSPeter Tyser  * cacheops in userspace.  This bit exists only on RM7000 and RM9000
253*819833afSPeter Tyser  * processors.
254*819833afSPeter Tyser  */
255*819833afSPeter Tyser #define ST0_CO			0x08000000
256*819833afSPeter Tyser 
257*819833afSPeter Tyser /*
258*819833afSPeter Tyser  * Bitfields in the R[23]000 cp0 status register.
259*819833afSPeter Tyser  */
260*819833afSPeter Tyser #define ST0_IEC			0x00000001
261*819833afSPeter Tyser #define ST0_KUC			0x00000002
262*819833afSPeter Tyser #define ST0_IEP			0x00000004
263*819833afSPeter Tyser #define ST0_KUP			0x00000008
264*819833afSPeter Tyser #define ST0_IEO			0x00000010
265*819833afSPeter Tyser #define ST0_KUO			0x00000020
266*819833afSPeter Tyser /* bits 6 & 7 are reserved on R[23]000 */
267*819833afSPeter Tyser #define ST0_ISC			0x00010000
268*819833afSPeter Tyser #define ST0_SWC			0x00020000
269*819833afSPeter Tyser #define ST0_CM			0x00080000
270*819833afSPeter Tyser 
271*819833afSPeter Tyser /*
272*819833afSPeter Tyser  * Bits specific to the R4640/R4650
273*819833afSPeter Tyser  */
274*819833afSPeter Tyser #define ST0_UM			(_ULCAST_(1) <<  4)
275*819833afSPeter Tyser #define ST0_IL			(_ULCAST_(1) << 23)
276*819833afSPeter Tyser #define ST0_DL			(_ULCAST_(1) << 24)
277*819833afSPeter Tyser 
278*819833afSPeter Tyser /*
279*819833afSPeter Tyser  * Enable the MIPS MDMX and DSP ASEs
280*819833afSPeter Tyser  */
281*819833afSPeter Tyser #define ST0_MX			0x01000000
282*819833afSPeter Tyser 
283*819833afSPeter Tyser /*
284*819833afSPeter Tyser  * Bitfields in the TX39 family CP0 Configuration Register 3
285*819833afSPeter Tyser  */
286*819833afSPeter Tyser #define TX39_CONF_ICS_SHIFT	19
287*819833afSPeter Tyser #define TX39_CONF_ICS_MASK	0x00380000
288*819833afSPeter Tyser #define TX39_CONF_ICS_1KB	0x00000000
289*819833afSPeter Tyser #define TX39_CONF_ICS_2KB	0x00080000
290*819833afSPeter Tyser #define TX39_CONF_ICS_4KB	0x00100000
291*819833afSPeter Tyser #define TX39_CONF_ICS_8KB	0x00180000
292*819833afSPeter Tyser #define TX39_CONF_ICS_16KB	0x00200000
293*819833afSPeter Tyser 
294*819833afSPeter Tyser #define TX39_CONF_DCS_SHIFT	16
295*819833afSPeter Tyser #define TX39_CONF_DCS_MASK	0x00070000
296*819833afSPeter Tyser #define TX39_CONF_DCS_1KB	0x00000000
297*819833afSPeter Tyser #define TX39_CONF_DCS_2KB	0x00010000
298*819833afSPeter Tyser #define TX39_CONF_DCS_4KB	0x00020000
299*819833afSPeter Tyser #define TX39_CONF_DCS_8KB	0x00030000
300*819833afSPeter Tyser #define TX39_CONF_DCS_16KB	0x00040000
301*819833afSPeter Tyser 
302*819833afSPeter Tyser #define TX39_CONF_CWFON		0x00004000
303*819833afSPeter Tyser #define TX39_CONF_WBON		0x00002000
304*819833afSPeter Tyser #define TX39_CONF_RF_SHIFT	10
305*819833afSPeter Tyser #define TX39_CONF_RF_MASK	0x00000c00
306*819833afSPeter Tyser #define TX39_CONF_DOZE		0x00000200
307*819833afSPeter Tyser #define TX39_CONF_HALT		0x00000100
308*819833afSPeter Tyser #define TX39_CONF_LOCK		0x00000080
309*819833afSPeter Tyser #define TX39_CONF_ICE		0x00000020
310*819833afSPeter Tyser #define TX39_CONF_DCE		0x00000010
311*819833afSPeter Tyser #define TX39_CONF_IRSIZE_SHIFT	2
312*819833afSPeter Tyser #define TX39_CONF_IRSIZE_MASK	0x0000000c
313*819833afSPeter Tyser #define TX39_CONF_DRSIZE_SHIFT	0
314*819833afSPeter Tyser #define TX39_CONF_DRSIZE_MASK	0x00000003
315*819833afSPeter Tyser 
316*819833afSPeter Tyser /*
317*819833afSPeter Tyser  * Status register bits available in all MIPS CPUs.
318*819833afSPeter Tyser  */
319*819833afSPeter Tyser #define ST0_IM			0x0000ff00
320*819833afSPeter Tyser #define  STATUSB_IP0		8
321*819833afSPeter Tyser #define  STATUSF_IP0		(_ULCAST_(1) <<  8)
322*819833afSPeter Tyser #define  STATUSB_IP1		9
323*819833afSPeter Tyser #define  STATUSF_IP1		(_ULCAST_(1) <<  9)
324*819833afSPeter Tyser #define  STATUSB_IP2		10
325*819833afSPeter Tyser #define  STATUSF_IP2		(_ULCAST_(1) << 10)
326*819833afSPeter Tyser #define  STATUSB_IP3		11
327*819833afSPeter Tyser #define  STATUSF_IP3		(_ULCAST_(1) << 11)
328*819833afSPeter Tyser #define  STATUSB_IP4		12
329*819833afSPeter Tyser #define  STATUSF_IP4		(_ULCAST_(1) << 12)
330*819833afSPeter Tyser #define  STATUSB_IP5		13
331*819833afSPeter Tyser #define  STATUSF_IP5		(_ULCAST_(1) << 13)
332*819833afSPeter Tyser #define  STATUSB_IP6		14
333*819833afSPeter Tyser #define  STATUSF_IP6		(_ULCAST_(1) << 14)
334*819833afSPeter Tyser #define  STATUSB_IP7		15
335*819833afSPeter Tyser #define  STATUSF_IP7		(_ULCAST_(1) << 15)
336*819833afSPeter Tyser #define  STATUSB_IP8		0
337*819833afSPeter Tyser #define  STATUSF_IP8		(_ULCAST_(1) <<  0)
338*819833afSPeter Tyser #define  STATUSB_IP9		1
339*819833afSPeter Tyser #define  STATUSF_IP9		(_ULCAST_(1) <<  1)
340*819833afSPeter Tyser #define  STATUSB_IP10		2
341*819833afSPeter Tyser #define  STATUSF_IP10		(_ULCAST_(1) <<  2)
342*819833afSPeter Tyser #define  STATUSB_IP11		3
343*819833afSPeter Tyser #define  STATUSF_IP11		(_ULCAST_(1) <<  3)
344*819833afSPeter Tyser #define  STATUSB_IP12		4
345*819833afSPeter Tyser #define  STATUSF_IP12		(_ULCAST_(1) <<  4)
346*819833afSPeter Tyser #define  STATUSB_IP13		5
347*819833afSPeter Tyser #define  STATUSF_IP13		(_ULCAST_(1) <<  5)
348*819833afSPeter Tyser #define  STATUSB_IP14		6
349*819833afSPeter Tyser #define  STATUSF_IP14		(_ULCAST_(1) <<  6)
350*819833afSPeter Tyser #define  STATUSB_IP15		7
351*819833afSPeter Tyser #define  STATUSF_IP15		(_ULCAST_(1) <<  7)
352*819833afSPeter Tyser #define ST0_CH			0x00040000
353*819833afSPeter Tyser #define ST0_SR			0x00100000
354*819833afSPeter Tyser #define ST0_TS			0x00200000
355*819833afSPeter Tyser #define ST0_BEV			0x00400000
356*819833afSPeter Tyser #define ST0_RE			0x02000000
357*819833afSPeter Tyser #define ST0_FR			0x04000000
358*819833afSPeter Tyser #define ST0_CU			0xf0000000
359*819833afSPeter Tyser #define ST0_CU0			0x10000000
360*819833afSPeter Tyser #define ST0_CU1			0x20000000
361*819833afSPeter Tyser #define ST0_CU2			0x40000000
362*819833afSPeter Tyser #define ST0_CU3			0x80000000
363*819833afSPeter Tyser #define ST0_XX			0x80000000	/* MIPS IV naming */
364*819833afSPeter Tyser 
365*819833afSPeter Tyser /*
366*819833afSPeter Tyser  * Bitfields and bit numbers in the coprocessor 0 cause register.
367*819833afSPeter Tyser  *
368*819833afSPeter Tyser  * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
369*819833afSPeter Tyser  */
370*819833afSPeter Tyser #define  CAUSEB_EXCCODE		2
371*819833afSPeter Tyser #define  CAUSEF_EXCCODE		(_ULCAST_(31)  <<  2)
372*819833afSPeter Tyser #define  CAUSEB_IP		8
373*819833afSPeter Tyser #define  CAUSEF_IP		(_ULCAST_(255) <<  8)
374*819833afSPeter Tyser #define  CAUSEB_IP0		8
375*819833afSPeter Tyser #define  CAUSEF_IP0		(_ULCAST_(1)   <<  8)
376*819833afSPeter Tyser #define  CAUSEB_IP1		9
377*819833afSPeter Tyser #define  CAUSEF_IP1		(_ULCAST_(1)   <<  9)
378*819833afSPeter Tyser #define  CAUSEB_IP2		10
379*819833afSPeter Tyser #define  CAUSEF_IP2		(_ULCAST_(1)   << 10)
380*819833afSPeter Tyser #define  CAUSEB_IP3		11
381*819833afSPeter Tyser #define  CAUSEF_IP3		(_ULCAST_(1)   << 11)
382*819833afSPeter Tyser #define  CAUSEB_IP4		12
383*819833afSPeter Tyser #define  CAUSEF_IP4		(_ULCAST_(1)   << 12)
384*819833afSPeter Tyser #define  CAUSEB_IP5		13
385*819833afSPeter Tyser #define  CAUSEF_IP5		(_ULCAST_(1)   << 13)
386*819833afSPeter Tyser #define  CAUSEB_IP6		14
387*819833afSPeter Tyser #define  CAUSEF_IP6		(_ULCAST_(1)   << 14)
388*819833afSPeter Tyser #define  CAUSEB_IP7		15
389*819833afSPeter Tyser #define  CAUSEF_IP7		(_ULCAST_(1)   << 15)
390*819833afSPeter Tyser #define  CAUSEB_IV		23
391*819833afSPeter Tyser #define  CAUSEF_IV		(_ULCAST_(1)   << 23)
392*819833afSPeter Tyser #define  CAUSEB_CE		28
393*819833afSPeter Tyser #define  CAUSEF_CE		(_ULCAST_(3)   << 28)
394*819833afSPeter Tyser #define  CAUSEB_BD		31
395*819833afSPeter Tyser #define  CAUSEF_BD		(_ULCAST_(1)   << 31)
396*819833afSPeter Tyser 
397*819833afSPeter Tyser /*
398*819833afSPeter Tyser  * Bits in the coprocessor 0 config register.
399*819833afSPeter Tyser  */
400*819833afSPeter Tyser /* Generic bits.  */
401*819833afSPeter Tyser #define CONF_CM_CACHABLE_NO_WA		0
402*819833afSPeter Tyser #define CONF_CM_CACHABLE_WA		1
403*819833afSPeter Tyser #define CONF_CM_UNCACHED		2
404*819833afSPeter Tyser #define CONF_CM_CACHABLE_NONCOHERENT	3
405*819833afSPeter Tyser #define CONF_CM_CACHABLE_CE		4
406*819833afSPeter Tyser #define CONF_CM_CACHABLE_COW		5
407*819833afSPeter Tyser #define CONF_CM_CACHABLE_CUW		6
408*819833afSPeter Tyser #define CONF_CM_CACHABLE_ACCELERATED	7
409*819833afSPeter Tyser #define CONF_CM_CMASK			7
410*819833afSPeter Tyser #define CONF_BE			(_ULCAST_(1) << 15)
411*819833afSPeter Tyser 
412*819833afSPeter Tyser /* Bits common to various processors.  */
413*819833afSPeter Tyser #define CONF_CU			(_ULCAST_(1) <<  3)
414*819833afSPeter Tyser #define CONF_DB			(_ULCAST_(1) <<  4)
415*819833afSPeter Tyser #define CONF_IB			(_ULCAST_(1) <<  5)
416*819833afSPeter Tyser #define CONF_DC			(_ULCAST_(7) <<  6)
417*819833afSPeter Tyser #define CONF_IC			(_ULCAST_(7) <<  9)
418*819833afSPeter Tyser #define CONF_EB			(_ULCAST_(1) << 13)
419*819833afSPeter Tyser #define CONF_EM			(_ULCAST_(1) << 14)
420*819833afSPeter Tyser #define CONF_SM			(_ULCAST_(1) << 16)
421*819833afSPeter Tyser #define CONF_SC			(_ULCAST_(1) << 17)
422*819833afSPeter Tyser #define CONF_EW			(_ULCAST_(3) << 18)
423*819833afSPeter Tyser #define CONF_EP			(_ULCAST_(15)<< 24)
424*819833afSPeter Tyser #define CONF_EC			(_ULCAST_(7) << 28)
425*819833afSPeter Tyser #define CONF_CM			(_ULCAST_(1) << 31)
426*819833afSPeter Tyser 
427*819833afSPeter Tyser /* Bits specific to the R4xx0.  */
428*819833afSPeter Tyser #define R4K_CONF_SW		(_ULCAST_(1) << 20)
429*819833afSPeter Tyser #define R4K_CONF_SS		(_ULCAST_(1) << 21)
430*819833afSPeter Tyser #define R4K_CONF_SB		(_ULCAST_(3) << 22)
431*819833afSPeter Tyser 
432*819833afSPeter Tyser /* Bits specific to the R5000.  */
433*819833afSPeter Tyser #define R5K_CONF_SE		(_ULCAST_(1) << 12)
434*819833afSPeter Tyser #define R5K_CONF_SS		(_ULCAST_(3) << 20)
435*819833afSPeter Tyser 
436*819833afSPeter Tyser /* Bits specific to the RM7000.  */
437*819833afSPeter Tyser #define RM7K_CONF_SE		(_ULCAST_(1) <<  3)
438*819833afSPeter Tyser #define RM7K_CONF_TE		(_ULCAST_(1) << 12)
439*819833afSPeter Tyser #define RM7K_CONF_CLK		(_ULCAST_(1) << 16)
440*819833afSPeter Tyser #define RM7K_CONF_TC		(_ULCAST_(1) << 17)
441*819833afSPeter Tyser #define RM7K_CONF_SI		(_ULCAST_(3) << 20)
442*819833afSPeter Tyser #define RM7K_CONF_SC		(_ULCAST_(1) << 31)
443*819833afSPeter Tyser 
444*819833afSPeter Tyser /* Bits specific to the R10000.  */
445*819833afSPeter Tyser #define R10K_CONF_DN		(_ULCAST_(3) <<  3)
446*819833afSPeter Tyser #define R10K_CONF_CT		(_ULCAST_(1) <<  5)
447*819833afSPeter Tyser #define R10K_CONF_PE		(_ULCAST_(1) <<  6)
448*819833afSPeter Tyser #define R10K_CONF_PM		(_ULCAST_(3) <<  7)
449*819833afSPeter Tyser #define R10K_CONF_EC		(_ULCAST_(15)<<  9)
450*819833afSPeter Tyser #define R10K_CONF_SB		(_ULCAST_(1) << 13)
451*819833afSPeter Tyser #define R10K_CONF_SK		(_ULCAST_(1) << 14)
452*819833afSPeter Tyser #define R10K_CONF_SS		(_ULCAST_(7) << 16)
453*819833afSPeter Tyser #define R10K_CONF_SC		(_ULCAST_(7) << 19)
454*819833afSPeter Tyser #define R10K_CONF_DC		(_ULCAST_(7) << 26)
455*819833afSPeter Tyser #define R10K_CONF_IC		(_ULCAST_(7) << 29)
456*819833afSPeter Tyser 
457*819833afSPeter Tyser /* Bits specific to the VR41xx.  */
458*819833afSPeter Tyser #define VR41_CONF_CS		(_ULCAST_(1) << 12)
459*819833afSPeter Tyser #define VR41_CONF_P4K		(_ULCAST_(1) << 13)
460*819833afSPeter Tyser #define VR41_CONF_BP		(_ULCAST_(1) << 16)
461*819833afSPeter Tyser #define VR41_CONF_M16		(_ULCAST_(1) << 20)
462*819833afSPeter Tyser #define VR41_CONF_AD		(_ULCAST_(1) << 23)
463*819833afSPeter Tyser 
464*819833afSPeter Tyser /* Bits specific to the R30xx.  */
465*819833afSPeter Tyser #define R30XX_CONF_FDM		(_ULCAST_(1) << 19)
466*819833afSPeter Tyser #define R30XX_CONF_REV		(_ULCAST_(1) << 22)
467*819833afSPeter Tyser #define R30XX_CONF_AC		(_ULCAST_(1) << 23)
468*819833afSPeter Tyser #define R30XX_CONF_RF		(_ULCAST_(1) << 24)
469*819833afSPeter Tyser #define R30XX_CONF_HALT		(_ULCAST_(1) << 25)
470*819833afSPeter Tyser #define R30XX_CONF_FPINT	(_ULCAST_(7) << 26)
471*819833afSPeter Tyser #define R30XX_CONF_DBR		(_ULCAST_(1) << 29)
472*819833afSPeter Tyser #define R30XX_CONF_SB		(_ULCAST_(1) << 30)
473*819833afSPeter Tyser #define R30XX_CONF_LOCK		(_ULCAST_(1) << 31)
474*819833afSPeter Tyser 
475*819833afSPeter Tyser /* Bits specific to the TX49.  */
476*819833afSPeter Tyser #define TX49_CONF_DC		(_ULCAST_(1) << 16)
477*819833afSPeter Tyser #define TX49_CONF_IC		(_ULCAST_(1) << 17)  /* conflict with CONF_SC */
478*819833afSPeter Tyser #define TX49_CONF_HALT		(_ULCAST_(1) << 18)
479*819833afSPeter Tyser #define TX49_CONF_CWFON		(_ULCAST_(1) << 27)
480*819833afSPeter Tyser 
481*819833afSPeter Tyser /* Bits specific to the MIPS32/64 PRA.  */
482*819833afSPeter Tyser #define MIPS_CONF_MT		(_ULCAST_(7) <<  7)
483*819833afSPeter Tyser #define MIPS_CONF_AR		(_ULCAST_(7) << 10)
484*819833afSPeter Tyser #define MIPS_CONF_AT		(_ULCAST_(3) << 13)
485*819833afSPeter Tyser #define MIPS_CONF_M		(_ULCAST_(1) << 31)
486*819833afSPeter Tyser 
487*819833afSPeter Tyser /*
488*819833afSPeter Tyser  * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
489*819833afSPeter Tyser  */
490*819833afSPeter Tyser #define MIPS_CONF1_FP		(_ULCAST_(1) <<  0)
491*819833afSPeter Tyser #define MIPS_CONF1_EP		(_ULCAST_(1) <<  1)
492*819833afSPeter Tyser #define MIPS_CONF1_CA		(_ULCAST_(1) <<  2)
493*819833afSPeter Tyser #define MIPS_CONF1_WR		(_ULCAST_(1) <<  3)
494*819833afSPeter Tyser #define MIPS_CONF1_PC		(_ULCAST_(1) <<  4)
495*819833afSPeter Tyser #define MIPS_CONF1_MD		(_ULCAST_(1) <<  5)
496*819833afSPeter Tyser #define MIPS_CONF1_C2		(_ULCAST_(1) <<  6)
497*819833afSPeter Tyser #define MIPS_CONF1_DA		(_ULCAST_(7) <<  7)
498*819833afSPeter Tyser #define MIPS_CONF1_DL		(_ULCAST_(7) << 10)
499*819833afSPeter Tyser #define MIPS_CONF1_DS		(_ULCAST_(7) << 13)
500*819833afSPeter Tyser #define MIPS_CONF1_IA		(_ULCAST_(7) << 16)
501*819833afSPeter Tyser #define MIPS_CONF1_IL		(_ULCAST_(7) << 19)
502*819833afSPeter Tyser #define MIPS_CONF1_IS		(_ULCAST_(7) << 22)
503*819833afSPeter Tyser #define MIPS_CONF1_TLBS		(_ULCAST_(63)<< 25)
504*819833afSPeter Tyser 
505*819833afSPeter Tyser #define MIPS_CONF2_SA		(_ULCAST_(15)<<  0)
506*819833afSPeter Tyser #define MIPS_CONF2_SL		(_ULCAST_(15)<<  4)
507*819833afSPeter Tyser #define MIPS_CONF2_SS		(_ULCAST_(15)<<  8)
508*819833afSPeter Tyser #define MIPS_CONF2_SU		(_ULCAST_(15)<< 12)
509*819833afSPeter Tyser #define MIPS_CONF2_TA		(_ULCAST_(15)<< 16)
510*819833afSPeter Tyser #define MIPS_CONF2_TL		(_ULCAST_(15)<< 20)
511*819833afSPeter Tyser #define MIPS_CONF2_TS		(_ULCAST_(15)<< 24)
512*819833afSPeter Tyser #define MIPS_CONF2_TU		(_ULCAST_(7) << 28)
513*819833afSPeter Tyser 
514*819833afSPeter Tyser #define MIPS_CONF3_TL		(_ULCAST_(1) <<  0)
515*819833afSPeter Tyser #define MIPS_CONF3_SM		(_ULCAST_(1) <<  1)
516*819833afSPeter Tyser #define MIPS_CONF3_MT		(_ULCAST_(1) <<  2)
517*819833afSPeter Tyser #define MIPS_CONF3_SP		(_ULCAST_(1) <<  4)
518*819833afSPeter Tyser #define MIPS_CONF3_VINT		(_ULCAST_(1) <<  5)
519*819833afSPeter Tyser #define MIPS_CONF3_VEIC		(_ULCAST_(1) <<  6)
520*819833afSPeter Tyser #define MIPS_CONF3_LPA		(_ULCAST_(1) <<  7)
521*819833afSPeter Tyser #define MIPS_CONF3_DSP		(_ULCAST_(1) << 10)
522*819833afSPeter Tyser #define MIPS_CONF3_ULRI		(_ULCAST_(1) << 13)
523*819833afSPeter Tyser 
524*819833afSPeter Tyser #define MIPS_CONF7_WII		(_ULCAST_(1) << 31)
525*819833afSPeter Tyser 
526*819833afSPeter Tyser #define MIPS_CONF7_RPS		(_ULCAST_(1) << 2)
527*819833afSPeter Tyser 
528*819833afSPeter Tyser /*
529*819833afSPeter Tyser  * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
530*819833afSPeter Tyser  */
531*819833afSPeter Tyser #define MIPS_FPIR_S		(_ULCAST_(1) << 16)
532*819833afSPeter Tyser #define MIPS_FPIR_D		(_ULCAST_(1) << 17)
533*819833afSPeter Tyser #define MIPS_FPIR_PS		(_ULCAST_(1) << 18)
534*819833afSPeter Tyser #define MIPS_FPIR_3D		(_ULCAST_(1) << 19)
535*819833afSPeter Tyser #define MIPS_FPIR_W		(_ULCAST_(1) << 20)
536*819833afSPeter Tyser #define MIPS_FPIR_L		(_ULCAST_(1) << 21)
537*819833afSPeter Tyser #define MIPS_FPIR_F64		(_ULCAST_(1) << 22)
538*819833afSPeter Tyser 
539*819833afSPeter Tyser #ifndef __ASSEMBLY__
540*819833afSPeter Tyser 
541*819833afSPeter Tyser /*
542*819833afSPeter Tyser  * Functions to access the R10000 performance counters.  These are basically
543*819833afSPeter Tyser  * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
544*819833afSPeter Tyser  * performance counter number encoded into bits 1 ... 5 of the instruction.
545*819833afSPeter Tyser  * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
546*819833afSPeter Tyser  * disassembler these will look like an access to sel 0 or 1.
547*819833afSPeter Tyser  */
548*819833afSPeter Tyser #define read_r10k_perf_cntr(counter)				\
549*819833afSPeter Tyser ({								\
550*819833afSPeter Tyser 	unsigned int __res;					\
551*819833afSPeter Tyser 	__asm__ __volatile__(					\
552*819833afSPeter Tyser 	"mfpc\t%0, %1"						\
553*819833afSPeter Tyser 	: "=r" (__res)						\
554*819833afSPeter Tyser 	: "i" (counter));					\
555*819833afSPeter Tyser 								\
556*819833afSPeter Tyser 	__res;							\
557*819833afSPeter Tyser })
558*819833afSPeter Tyser 
559*819833afSPeter Tyser #define write_r10k_perf_cntr(counter,val)			\
560*819833afSPeter Tyser do {								\
561*819833afSPeter Tyser 	__asm__ __volatile__(					\
562*819833afSPeter Tyser 	"mtpc\t%0, %1"						\
563*819833afSPeter Tyser 	:							\
564*819833afSPeter Tyser 	: "r" (val), "i" (counter));				\
565*819833afSPeter Tyser } while (0)
566*819833afSPeter Tyser 
567*819833afSPeter Tyser #define read_r10k_perf_event(counter)				\
568*819833afSPeter Tyser ({								\
569*819833afSPeter Tyser 	unsigned int __res;					\
570*819833afSPeter Tyser 	__asm__ __volatile__(					\
571*819833afSPeter Tyser 	"mfps\t%0, %1"						\
572*819833afSPeter Tyser 	: "=r" (__res)						\
573*819833afSPeter Tyser 	: "i" (counter));					\
574*819833afSPeter Tyser 								\
575*819833afSPeter Tyser 	__res;							\
576*819833afSPeter Tyser })
577*819833afSPeter Tyser 
578*819833afSPeter Tyser #define write_r10k_perf_cntl(counter,val)			\
579*819833afSPeter Tyser do {								\
580*819833afSPeter Tyser 	__asm__ __volatile__(					\
581*819833afSPeter Tyser 	"mtps\t%0, %1"						\
582*819833afSPeter Tyser 	:							\
583*819833afSPeter Tyser 	: "r" (val), "i" (counter));				\
584*819833afSPeter Tyser } while (0)
585*819833afSPeter Tyser 
586*819833afSPeter Tyser /*
587*819833afSPeter Tyser  * Macros to access the system control coprocessor
588*819833afSPeter Tyser  */
589*819833afSPeter Tyser 
590*819833afSPeter Tyser #define __read_32bit_c0_register(source, sel)				\
591*819833afSPeter Tyser ({ int __res;								\
592*819833afSPeter Tyser 	if (sel == 0)							\
593*819833afSPeter Tyser 		__asm__ __volatile__(					\
594*819833afSPeter Tyser 			"mfc0\t%0, " #source "\n\t"			\
595*819833afSPeter Tyser 			: "=r" (__res));				\
596*819833afSPeter Tyser 	else								\
597*819833afSPeter Tyser 		__asm__ __volatile__(					\
598*819833afSPeter Tyser 			".set\tmips32\n\t"				\
599*819833afSPeter Tyser 			"mfc0\t%0, " #source ", " #sel "\n\t"		\
600*819833afSPeter Tyser 			".set\tmips0\n\t"				\
601*819833afSPeter Tyser 			: "=r" (__res));				\
602*819833afSPeter Tyser 	__res;								\
603*819833afSPeter Tyser })
604*819833afSPeter Tyser 
605*819833afSPeter Tyser #define __read_64bit_c0_register(source, sel)				\
606*819833afSPeter Tyser ({ unsigned long long __res;						\
607*819833afSPeter Tyser 	if (sizeof(unsigned long) == 4)					\
608*819833afSPeter Tyser 		__res = __read_64bit_c0_split(source, sel);		\
609*819833afSPeter Tyser 	else if (sel == 0)						\
610*819833afSPeter Tyser 		__asm__ __volatile__(					\
611*819833afSPeter Tyser 			".set\tmips3\n\t"				\
612*819833afSPeter Tyser 			"dmfc0\t%0, " #source "\n\t"			\
613*819833afSPeter Tyser 			".set\tmips0"					\
614*819833afSPeter Tyser 			: "=r" (__res));				\
615*819833afSPeter Tyser 	else								\
616*819833afSPeter Tyser 		__asm__ __volatile__(					\
617*819833afSPeter Tyser 			".set\tmips64\n\t"				\
618*819833afSPeter Tyser 			"dmfc0\t%0, " #source ", " #sel "\n\t"		\
619*819833afSPeter Tyser 			".set\tmips0"					\
620*819833afSPeter Tyser 			: "=r" (__res));				\
621*819833afSPeter Tyser 	__res;								\
622*819833afSPeter Tyser })
623*819833afSPeter Tyser 
624*819833afSPeter Tyser #define __write_32bit_c0_register(register, sel, value)			\
625*819833afSPeter Tyser do {									\
626*819833afSPeter Tyser 	if (sel == 0)							\
627*819833afSPeter Tyser 		__asm__ __volatile__(					\
628*819833afSPeter Tyser 			"mtc0\t%z0, " #register "\n\t"			\
629*819833afSPeter Tyser 			: : "Jr" ((unsigned int)(value)));		\
630*819833afSPeter Tyser 	else								\
631*819833afSPeter Tyser 		__asm__ __volatile__(					\
632*819833afSPeter Tyser 			".set\tmips32\n\t"				\
633*819833afSPeter Tyser 			"mtc0\t%z0, " #register ", " #sel "\n\t"	\
634*819833afSPeter Tyser 			".set\tmips0"					\
635*819833afSPeter Tyser 			: : "Jr" ((unsigned int)(value)));		\
636*819833afSPeter Tyser } while (0)
637*819833afSPeter Tyser 
638*819833afSPeter Tyser #define __write_64bit_c0_register(register, sel, value)			\
639*819833afSPeter Tyser do {									\
640*819833afSPeter Tyser 	if (sizeof(unsigned long) == 4)					\
641*819833afSPeter Tyser 		__write_64bit_c0_split(register, sel, value);		\
642*819833afSPeter Tyser 	else if (sel == 0)						\
643*819833afSPeter Tyser 		__asm__ __volatile__(					\
644*819833afSPeter Tyser 			".set\tmips3\n\t"				\
645*819833afSPeter Tyser 			"dmtc0\t%z0, " #register "\n\t"			\
646*819833afSPeter Tyser 			".set\tmips0"					\
647*819833afSPeter Tyser 			: : "Jr" (value));				\
648*819833afSPeter Tyser 	else								\
649*819833afSPeter Tyser 		__asm__ __volatile__(					\
650*819833afSPeter Tyser 			".set\tmips64\n\t"				\
651*819833afSPeter Tyser 			"dmtc0\t%z0, " #register ", " #sel "\n\t"	\
652*819833afSPeter Tyser 			".set\tmips0"					\
653*819833afSPeter Tyser 			: : "Jr" (value));				\
654*819833afSPeter Tyser } while (0)
655*819833afSPeter Tyser 
656*819833afSPeter Tyser #define __read_ulong_c0_register(reg, sel)				\
657*819833afSPeter Tyser 	((sizeof(unsigned long) == 4) ?					\
658*819833afSPeter Tyser 	(unsigned long) __read_32bit_c0_register(reg, sel) :		\
659*819833afSPeter Tyser 	(unsigned long) __read_64bit_c0_register(reg, sel))
660*819833afSPeter Tyser 
661*819833afSPeter Tyser #define __write_ulong_c0_register(reg, sel, val)			\
662*819833afSPeter Tyser do {									\
663*819833afSPeter Tyser 	if (sizeof(unsigned long) == 4)					\
664*819833afSPeter Tyser 		__write_32bit_c0_register(reg, sel, val);		\
665*819833afSPeter Tyser 	else								\
666*819833afSPeter Tyser 		__write_64bit_c0_register(reg, sel, val);		\
667*819833afSPeter Tyser } while (0)
668*819833afSPeter Tyser 
669*819833afSPeter Tyser /*
670*819833afSPeter Tyser  * On RM7000/RM9000 these are uses to access cop0 set 1 registers
671*819833afSPeter Tyser  */
672*819833afSPeter Tyser #define __read_32bit_c0_ctrl_register(source)				\
673*819833afSPeter Tyser ({ int __res;								\
674*819833afSPeter Tyser 	__asm__ __volatile__(						\
675*819833afSPeter Tyser 		"cfc0\t%0, " #source "\n\t"				\
676*819833afSPeter Tyser 		: "=r" (__res));					\
677*819833afSPeter Tyser 	__res;								\
678*819833afSPeter Tyser })
679*819833afSPeter Tyser 
680*819833afSPeter Tyser #define __write_32bit_c0_ctrl_register(register, value)			\
681*819833afSPeter Tyser do {									\
682*819833afSPeter Tyser 	__asm__ __volatile__(						\
683*819833afSPeter Tyser 		"ctc0\t%z0, " #register "\n\t"				\
684*819833afSPeter Tyser 		: : "Jr" ((unsigned int)(value)));			\
685*819833afSPeter Tyser } while (0)
686*819833afSPeter Tyser 
687*819833afSPeter Tyser /*
688*819833afSPeter Tyser  * These versions are only needed for systems with more than 38 bits of
689*819833afSPeter Tyser  * physical address space running the 32-bit kernel.  That's none atm :-)
690*819833afSPeter Tyser  */
691*819833afSPeter Tyser #define __read_64bit_c0_split(source, sel)				\
692*819833afSPeter Tyser ({									\
693*819833afSPeter Tyser 	unsigned long long __val;					\
694*819833afSPeter Tyser 	unsigned long __flags;						\
695*819833afSPeter Tyser 									\
696*819833afSPeter Tyser 	local_irq_save(__flags);					\
697*819833afSPeter Tyser 	if (sel == 0)							\
698*819833afSPeter Tyser 		__asm__ __volatile__(					\
699*819833afSPeter Tyser 			".set\tmips64\n\t"				\
700*819833afSPeter Tyser 			"dmfc0\t%M0, " #source "\n\t"			\
701*819833afSPeter Tyser 			"dsll\t%L0, %M0, 32\n\t"			\
702*819833afSPeter Tyser 			"dsrl\t%M0, %M0, 32\n\t"			\
703*819833afSPeter Tyser 			"dsrl\t%L0, %L0, 32\n\t"			\
704*819833afSPeter Tyser 			".set\tmips0"					\
705*819833afSPeter Tyser 			: "=r" (__val));				\
706*819833afSPeter Tyser 	else								\
707*819833afSPeter Tyser 		__asm__ __volatile__(					\
708*819833afSPeter Tyser 			".set\tmips64\n\t"				\
709*819833afSPeter Tyser 			"dmfc0\t%M0, " #source ", " #sel "\n\t"		\
710*819833afSPeter Tyser 			"dsll\t%L0, %M0, 32\n\t"			\
711*819833afSPeter Tyser 			"dsrl\t%M0, %M0, 32\n\t"			\
712*819833afSPeter Tyser 			"dsrl\t%L0, %L0, 32\n\t"			\
713*819833afSPeter Tyser 			".set\tmips0"					\
714*819833afSPeter Tyser 			: "=r" (__val));				\
715*819833afSPeter Tyser 	local_irq_restore(__flags);					\
716*819833afSPeter Tyser 									\
717*819833afSPeter Tyser 	__val;								\
718*819833afSPeter Tyser })
719*819833afSPeter Tyser 
720*819833afSPeter Tyser #define __write_64bit_c0_split(source, sel, val)			\
721*819833afSPeter Tyser do {									\
722*819833afSPeter Tyser 	unsigned long __flags;						\
723*819833afSPeter Tyser 									\
724*819833afSPeter Tyser 	local_irq_save(__flags);					\
725*819833afSPeter Tyser 	if (sel == 0)							\
726*819833afSPeter Tyser 		__asm__ __volatile__(					\
727*819833afSPeter Tyser 			".set\tmips64\n\t"				\
728*819833afSPeter Tyser 			"dsll\t%L0, %L0, 32\n\t"			\
729*819833afSPeter Tyser 			"dsrl\t%L0, %L0, 32\n\t"			\
730*819833afSPeter Tyser 			"dsll\t%M0, %M0, 32\n\t"			\
731*819833afSPeter Tyser 			"or\t%L0, %L0, %M0\n\t"				\
732*819833afSPeter Tyser 			"dmtc0\t%L0, " #source "\n\t"			\
733*819833afSPeter Tyser 			".set\tmips0"					\
734*819833afSPeter Tyser 			: : "r" (val));					\
735*819833afSPeter Tyser 	else								\
736*819833afSPeter Tyser 		__asm__ __volatile__(					\
737*819833afSPeter Tyser 			".set\tmips64\n\t"				\
738*819833afSPeter Tyser 			"dsll\t%L0, %L0, 32\n\t"			\
739*819833afSPeter Tyser 			"dsrl\t%L0, %L0, 32\n\t"			\
740*819833afSPeter Tyser 			"dsll\t%M0, %M0, 32\n\t"			\
741*819833afSPeter Tyser 			"or\t%L0, %L0, %M0\n\t"				\
742*819833afSPeter Tyser 			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
743*819833afSPeter Tyser 			".set\tmips0"					\
744*819833afSPeter Tyser 			: : "r" (val));					\
745*819833afSPeter Tyser 	local_irq_restore(__flags);					\
746*819833afSPeter Tyser } while (0)
747*819833afSPeter Tyser 
748*819833afSPeter Tyser #define read_c0_index()		__read_32bit_c0_register($0, 0)
749*819833afSPeter Tyser #define write_c0_index(val)	__write_32bit_c0_register($0, 0, val)
750*819833afSPeter Tyser 
751*819833afSPeter Tyser #define read_c0_entrylo0()	__read_ulong_c0_register($2, 0)
752*819833afSPeter Tyser #define write_c0_entrylo0(val)	__write_ulong_c0_register($2, 0, val)
753*819833afSPeter Tyser 
754*819833afSPeter Tyser #define read_c0_entrylo1()	__read_ulong_c0_register($3, 0)
755*819833afSPeter Tyser #define write_c0_entrylo1(val)	__write_ulong_c0_register($3, 0, val)
756*819833afSPeter Tyser 
757*819833afSPeter Tyser #define read_c0_conf()		__read_32bit_c0_register($3, 0)
758*819833afSPeter Tyser #define write_c0_conf(val)	__write_32bit_c0_register($3, 0, val)
759*819833afSPeter Tyser 
760*819833afSPeter Tyser #define read_c0_context()	__read_ulong_c0_register($4, 0)
761*819833afSPeter Tyser #define write_c0_context(val)	__write_ulong_c0_register($4, 0, val)
762*819833afSPeter Tyser 
763*819833afSPeter Tyser #define read_c0_userlocal()	__read_ulong_c0_register($4, 2)
764*819833afSPeter Tyser #define write_c0_userlocal(val)	__write_ulong_c0_register($4, 2, val)
765*819833afSPeter Tyser 
766*819833afSPeter Tyser #define read_c0_pagemask()	__read_32bit_c0_register($5, 0)
767*819833afSPeter Tyser #define write_c0_pagemask(val)	__write_32bit_c0_register($5, 0, val)
768*819833afSPeter Tyser 
769*819833afSPeter Tyser #define read_c0_wired()		__read_32bit_c0_register($6, 0)
770*819833afSPeter Tyser #define write_c0_wired(val)	__write_32bit_c0_register($6, 0, val)
771*819833afSPeter Tyser 
772*819833afSPeter Tyser #define read_c0_info()		__read_32bit_c0_register($7, 0)
773*819833afSPeter Tyser 
774*819833afSPeter Tyser #define read_c0_cache()		__read_32bit_c0_register($7, 0)	/* TX39xx */
775*819833afSPeter Tyser #define write_c0_cache(val)	__write_32bit_c0_register($7, 0, val)
776*819833afSPeter Tyser 
777*819833afSPeter Tyser #define read_c0_badvaddr()	__read_ulong_c0_register($8, 0)
778*819833afSPeter Tyser #define write_c0_badvaddr(val)	__write_ulong_c0_register($8, 0, val)
779*819833afSPeter Tyser 
780*819833afSPeter Tyser #define read_c0_count()		__read_32bit_c0_register($9, 0)
781*819833afSPeter Tyser #define write_c0_count(val)	__write_32bit_c0_register($9, 0, val)
782*819833afSPeter Tyser 
783*819833afSPeter Tyser #define read_c0_count2()	__read_32bit_c0_register($9, 6) /* pnx8550 */
784*819833afSPeter Tyser #define write_c0_count2(val)	__write_32bit_c0_register($9, 6, val)
785*819833afSPeter Tyser 
786*819833afSPeter Tyser #define read_c0_count3()	__read_32bit_c0_register($9, 7) /* pnx8550 */
787*819833afSPeter Tyser #define write_c0_count3(val)	__write_32bit_c0_register($9, 7, val)
788*819833afSPeter Tyser 
789*819833afSPeter Tyser #define read_c0_entryhi()	__read_ulong_c0_register($10, 0)
790*819833afSPeter Tyser #define write_c0_entryhi(val)	__write_ulong_c0_register($10, 0, val)
791*819833afSPeter Tyser 
792*819833afSPeter Tyser #define read_c0_compare()	__read_32bit_c0_register($11, 0)
793*819833afSPeter Tyser #define write_c0_compare(val)	__write_32bit_c0_register($11, 0, val)
794*819833afSPeter Tyser 
795*819833afSPeter Tyser #define read_c0_compare2()	__read_32bit_c0_register($11, 6) /* pnx8550 */
796*819833afSPeter Tyser #define write_c0_compare2(val)	__write_32bit_c0_register($11, 6, val)
797*819833afSPeter Tyser 
798*819833afSPeter Tyser #define read_c0_compare3()	__read_32bit_c0_register($11, 7) /* pnx8550 */
799*819833afSPeter Tyser #define write_c0_compare3(val)	__write_32bit_c0_register($11, 7, val)
800*819833afSPeter Tyser 
801*819833afSPeter Tyser #define read_c0_status()	__read_32bit_c0_register($12, 0)
802*819833afSPeter Tyser #ifdef CONFIG_MIPS_MT_SMTC
803*819833afSPeter Tyser #define write_c0_status(val)						\
804*819833afSPeter Tyser do {									\
805*819833afSPeter Tyser 	__write_32bit_c0_register($12, 0, val);				\
806*819833afSPeter Tyser 	__ehb();							\
807*819833afSPeter Tyser } while (0)
808*819833afSPeter Tyser #else
809*819833afSPeter Tyser /*
810*819833afSPeter Tyser  * Legacy non-SMTC code, which may be hazardous
811*819833afSPeter Tyser  * but which might not support EHB
812*819833afSPeter Tyser  */
813*819833afSPeter Tyser #define write_c0_status(val)	__write_32bit_c0_register($12, 0, val)
814*819833afSPeter Tyser #endif /* CONFIG_MIPS_MT_SMTC */
815*819833afSPeter Tyser 
816*819833afSPeter Tyser #define read_c0_cause()		__read_32bit_c0_register($13, 0)
817*819833afSPeter Tyser #define write_c0_cause(val)	__write_32bit_c0_register($13, 0, val)
818*819833afSPeter Tyser 
819*819833afSPeter Tyser #define read_c0_epc()		__read_ulong_c0_register($14, 0)
820*819833afSPeter Tyser #define write_c0_epc(val)	__write_ulong_c0_register($14, 0, val)
821*819833afSPeter Tyser 
822*819833afSPeter Tyser #define read_c0_prid()		__read_32bit_c0_register($15, 0)
823*819833afSPeter Tyser 
824*819833afSPeter Tyser #define read_c0_config()	__read_32bit_c0_register($16, 0)
825*819833afSPeter Tyser #define read_c0_config1()	__read_32bit_c0_register($16, 1)
826*819833afSPeter Tyser #define read_c0_config2()	__read_32bit_c0_register($16, 2)
827*819833afSPeter Tyser #define read_c0_config3()	__read_32bit_c0_register($16, 3)
828*819833afSPeter Tyser #define read_c0_config4()	__read_32bit_c0_register($16, 4)
829*819833afSPeter Tyser #define read_c0_config5()	__read_32bit_c0_register($16, 5)
830*819833afSPeter Tyser #define read_c0_config6()	__read_32bit_c0_register($16, 6)
831*819833afSPeter Tyser #define read_c0_config7()	__read_32bit_c0_register($16, 7)
832*819833afSPeter Tyser #define write_c0_config(val)	__write_32bit_c0_register($16, 0, val)
833*819833afSPeter Tyser #define write_c0_config1(val)	__write_32bit_c0_register($16, 1, val)
834*819833afSPeter Tyser #define write_c0_config2(val)	__write_32bit_c0_register($16, 2, val)
835*819833afSPeter Tyser #define write_c0_config3(val)	__write_32bit_c0_register($16, 3, val)
836*819833afSPeter Tyser #define write_c0_config4(val)	__write_32bit_c0_register($16, 4, val)
837*819833afSPeter Tyser #define write_c0_config5(val)	__write_32bit_c0_register($16, 5, val)
838*819833afSPeter Tyser #define write_c0_config6(val)	__write_32bit_c0_register($16, 6, val)
839*819833afSPeter Tyser #define write_c0_config7(val)	__write_32bit_c0_register($16, 7, val)
840*819833afSPeter Tyser 
841*819833afSPeter Tyser /*
842*819833afSPeter Tyser  * The WatchLo register.  There may be upto 8 of them.
843*819833afSPeter Tyser  */
844*819833afSPeter Tyser #define read_c0_watchlo0()	__read_ulong_c0_register($18, 0)
845*819833afSPeter Tyser #define read_c0_watchlo1()	__read_ulong_c0_register($18, 1)
846*819833afSPeter Tyser #define read_c0_watchlo2()	__read_ulong_c0_register($18, 2)
847*819833afSPeter Tyser #define read_c0_watchlo3()	__read_ulong_c0_register($18, 3)
848*819833afSPeter Tyser #define read_c0_watchlo4()	__read_ulong_c0_register($18, 4)
849*819833afSPeter Tyser #define read_c0_watchlo5()	__read_ulong_c0_register($18, 5)
850*819833afSPeter Tyser #define read_c0_watchlo6()	__read_ulong_c0_register($18, 6)
851*819833afSPeter Tyser #define read_c0_watchlo7()	__read_ulong_c0_register($18, 7)
852*819833afSPeter Tyser #define write_c0_watchlo0(val)	__write_ulong_c0_register($18, 0, val)
853*819833afSPeter Tyser #define write_c0_watchlo1(val)	__write_ulong_c0_register($18, 1, val)
854*819833afSPeter Tyser #define write_c0_watchlo2(val)	__write_ulong_c0_register($18, 2, val)
855*819833afSPeter Tyser #define write_c0_watchlo3(val)	__write_ulong_c0_register($18, 3, val)
856*819833afSPeter Tyser #define write_c0_watchlo4(val)	__write_ulong_c0_register($18, 4, val)
857*819833afSPeter Tyser #define write_c0_watchlo5(val)	__write_ulong_c0_register($18, 5, val)
858*819833afSPeter Tyser #define write_c0_watchlo6(val)	__write_ulong_c0_register($18, 6, val)
859*819833afSPeter Tyser #define write_c0_watchlo7(val)	__write_ulong_c0_register($18, 7, val)
860*819833afSPeter Tyser 
861*819833afSPeter Tyser /*
862*819833afSPeter Tyser  * The WatchHi register.  There may be upto 8 of them.
863*819833afSPeter Tyser  */
864*819833afSPeter Tyser #define read_c0_watchhi0()	__read_32bit_c0_register($19, 0)
865*819833afSPeter Tyser #define read_c0_watchhi1()	__read_32bit_c0_register($19, 1)
866*819833afSPeter Tyser #define read_c0_watchhi2()	__read_32bit_c0_register($19, 2)
867*819833afSPeter Tyser #define read_c0_watchhi3()	__read_32bit_c0_register($19, 3)
868*819833afSPeter Tyser #define read_c0_watchhi4()	__read_32bit_c0_register($19, 4)
869*819833afSPeter Tyser #define read_c0_watchhi5()	__read_32bit_c0_register($19, 5)
870*819833afSPeter Tyser #define read_c0_watchhi6()	__read_32bit_c0_register($19, 6)
871*819833afSPeter Tyser #define read_c0_watchhi7()	__read_32bit_c0_register($19, 7)
872*819833afSPeter Tyser 
873*819833afSPeter Tyser #define write_c0_watchhi0(val)	__write_32bit_c0_register($19, 0, val)
874*819833afSPeter Tyser #define write_c0_watchhi1(val)	__write_32bit_c0_register($19, 1, val)
875*819833afSPeter Tyser #define write_c0_watchhi2(val)	__write_32bit_c0_register($19, 2, val)
876*819833afSPeter Tyser #define write_c0_watchhi3(val)	__write_32bit_c0_register($19, 3, val)
877*819833afSPeter Tyser #define write_c0_watchhi4(val)	__write_32bit_c0_register($19, 4, val)
878*819833afSPeter Tyser #define write_c0_watchhi5(val)	__write_32bit_c0_register($19, 5, val)
879*819833afSPeter Tyser #define write_c0_watchhi6(val)	__write_32bit_c0_register($19, 6, val)
880*819833afSPeter Tyser #define write_c0_watchhi7(val)	__write_32bit_c0_register($19, 7, val)
881*819833afSPeter Tyser 
882*819833afSPeter Tyser #define read_c0_xcontext()	__read_ulong_c0_register($20, 0)
883*819833afSPeter Tyser #define write_c0_xcontext(val)	__write_ulong_c0_register($20, 0, val)
884*819833afSPeter Tyser 
885*819833afSPeter Tyser #define read_c0_intcontrol()	__read_32bit_c0_ctrl_register($20)
886*819833afSPeter Tyser #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
887*819833afSPeter Tyser 
888*819833afSPeter Tyser #define read_c0_framemask()	__read_32bit_c0_register($21, 0)
889*819833afSPeter Tyser #define write_c0_framemask(val)	__write_32bit_c0_register($21, 0, val)
890*819833afSPeter Tyser 
891*819833afSPeter Tyser /* RM9000 PerfControl performance counter control register */
892*819833afSPeter Tyser #define read_c0_perfcontrol()	__read_32bit_c0_register($22, 0)
893*819833afSPeter Tyser #define write_c0_perfcontrol(val) __write_32bit_c0_register($22, 0, val)
894*819833afSPeter Tyser 
895*819833afSPeter Tyser #define read_c0_diag()		__read_32bit_c0_register($22, 0)
896*819833afSPeter Tyser #define write_c0_diag(val)	__write_32bit_c0_register($22, 0, val)
897*819833afSPeter Tyser 
898*819833afSPeter Tyser #define read_c0_diag1()		__read_32bit_c0_register($22, 1)
899*819833afSPeter Tyser #define write_c0_diag1(val)	__write_32bit_c0_register($22, 1, val)
900*819833afSPeter Tyser 
901*819833afSPeter Tyser #define read_c0_diag2()		__read_32bit_c0_register($22, 2)
902*819833afSPeter Tyser #define write_c0_diag2(val)	__write_32bit_c0_register($22, 2, val)
903*819833afSPeter Tyser 
904*819833afSPeter Tyser #define read_c0_diag3()		__read_32bit_c0_register($22, 3)
905*819833afSPeter Tyser #define write_c0_diag3(val)	__write_32bit_c0_register($22, 3, val)
906*819833afSPeter Tyser 
907*819833afSPeter Tyser #define read_c0_diag4()		__read_32bit_c0_register($22, 4)
908*819833afSPeter Tyser #define write_c0_diag4(val)	__write_32bit_c0_register($22, 4, val)
909*819833afSPeter Tyser 
910*819833afSPeter Tyser #define read_c0_diag5()		__read_32bit_c0_register($22, 5)
911*819833afSPeter Tyser #define write_c0_diag5(val)	__write_32bit_c0_register($22, 5, val)
912*819833afSPeter Tyser 
913*819833afSPeter Tyser #define read_c0_debug()		__read_32bit_c0_register($23, 0)
914*819833afSPeter Tyser #define write_c0_debug(val)	__write_32bit_c0_register($23, 0, val)
915*819833afSPeter Tyser 
916*819833afSPeter Tyser #define read_c0_depc()		__read_ulong_c0_register($24, 0)
917*819833afSPeter Tyser #define write_c0_depc(val)	__write_ulong_c0_register($24, 0, val)
918*819833afSPeter Tyser 
919*819833afSPeter Tyser /*
920*819833afSPeter Tyser  * MIPS32 / MIPS64 performance counters
921*819833afSPeter Tyser  */
922*819833afSPeter Tyser #define read_c0_perfctrl0()	__read_32bit_c0_register($25, 0)
923*819833afSPeter Tyser #define write_c0_perfctrl0(val)	__write_32bit_c0_register($25, 0, val)
924*819833afSPeter Tyser #define read_c0_perfcntr0()	__read_32bit_c0_register($25, 1)
925*819833afSPeter Tyser #define write_c0_perfcntr0(val)	__write_32bit_c0_register($25, 1, val)
926*819833afSPeter Tyser #define read_c0_perfctrl1()	__read_32bit_c0_register($25, 2)
927*819833afSPeter Tyser #define write_c0_perfctrl1(val)	__write_32bit_c0_register($25, 2, val)
928*819833afSPeter Tyser #define read_c0_perfcntr1()	__read_32bit_c0_register($25, 3)
929*819833afSPeter Tyser #define write_c0_perfcntr1(val)	__write_32bit_c0_register($25, 3, val)
930*819833afSPeter Tyser #define read_c0_perfctrl2()	__read_32bit_c0_register($25, 4)
931*819833afSPeter Tyser #define write_c0_perfctrl2(val)	__write_32bit_c0_register($25, 4, val)
932*819833afSPeter Tyser #define read_c0_perfcntr2()	__read_32bit_c0_register($25, 5)
933*819833afSPeter Tyser #define write_c0_perfcntr2(val)	__write_32bit_c0_register($25, 5, val)
934*819833afSPeter Tyser #define read_c0_perfctrl3()	__read_32bit_c0_register($25, 6)
935*819833afSPeter Tyser #define write_c0_perfctrl3(val)	__write_32bit_c0_register($25, 6, val)
936*819833afSPeter Tyser #define read_c0_perfcntr3()	__read_32bit_c0_register($25, 7)
937*819833afSPeter Tyser #define write_c0_perfcntr3(val)	__write_32bit_c0_register($25, 7, val)
938*819833afSPeter Tyser 
939*819833afSPeter Tyser /* RM9000 PerfCount performance counter register */
940*819833afSPeter Tyser #define read_c0_perfcount()	__read_64bit_c0_register($25, 0)
941*819833afSPeter Tyser #define write_c0_perfcount(val)	__write_64bit_c0_register($25, 0, val)
942*819833afSPeter Tyser 
943*819833afSPeter Tyser #define read_c0_ecc()		__read_32bit_c0_register($26, 0)
944*819833afSPeter Tyser #define write_c0_ecc(val)	__write_32bit_c0_register($26, 0, val)
945*819833afSPeter Tyser 
946*819833afSPeter Tyser #define read_c0_derraddr0()	__read_ulong_c0_register($26, 1)
947*819833afSPeter Tyser #define write_c0_derraddr0(val)	__write_ulong_c0_register($26, 1, val)
948*819833afSPeter Tyser 
949*819833afSPeter Tyser #define read_c0_cacheerr()	__read_32bit_c0_register($27, 0)
950*819833afSPeter Tyser 
951*819833afSPeter Tyser #define read_c0_derraddr1()	__read_ulong_c0_register($27, 1)
952*819833afSPeter Tyser #define write_c0_derraddr1(val)	__write_ulong_c0_register($27, 1, val)
953*819833afSPeter Tyser 
954*819833afSPeter Tyser #define read_c0_taglo()		__read_32bit_c0_register($28, 0)
955*819833afSPeter Tyser #define write_c0_taglo(val)	__write_32bit_c0_register($28, 0, val)
956*819833afSPeter Tyser 
957*819833afSPeter Tyser #define read_c0_dtaglo()	__read_32bit_c0_register($28, 2)
958*819833afSPeter Tyser #define write_c0_dtaglo(val)	__write_32bit_c0_register($28, 2, val)
959*819833afSPeter Tyser 
960*819833afSPeter Tyser #define read_c0_taghi()		__read_32bit_c0_register($29, 0)
961*819833afSPeter Tyser #define write_c0_taghi(val)	__write_32bit_c0_register($29, 0, val)
962*819833afSPeter Tyser 
963*819833afSPeter Tyser #define read_c0_errorepc()	__read_ulong_c0_register($30, 0)
964*819833afSPeter Tyser #define write_c0_errorepc(val)	__write_ulong_c0_register($30, 0, val)
965*819833afSPeter Tyser 
966*819833afSPeter Tyser /* MIPSR2 */
967*819833afSPeter Tyser #define read_c0_hwrena()	__read_32bit_c0_register($7, 0)
968*819833afSPeter Tyser #define write_c0_hwrena(val)	__write_32bit_c0_register($7, 0, val)
969*819833afSPeter Tyser 
970*819833afSPeter Tyser #define read_c0_intctl()	__read_32bit_c0_register($12, 1)
971*819833afSPeter Tyser #define write_c0_intctl(val)	__write_32bit_c0_register($12, 1, val)
972*819833afSPeter Tyser 
973*819833afSPeter Tyser #define read_c0_srsctl()	__read_32bit_c0_register($12, 2)
974*819833afSPeter Tyser #define write_c0_srsctl(val)	__write_32bit_c0_register($12, 2, val)
975*819833afSPeter Tyser 
976*819833afSPeter Tyser #define read_c0_srsmap()	__read_32bit_c0_register($12, 3)
977*819833afSPeter Tyser #define write_c0_srsmap(val)	__write_32bit_c0_register($12, 3, val)
978*819833afSPeter Tyser 
979*819833afSPeter Tyser #define read_c0_ebase()		__read_32bit_c0_register($15, 1)
980*819833afSPeter Tyser #define write_c0_ebase(val)	__write_32bit_c0_register($15, 1, val)
981*819833afSPeter Tyser 
982*819833afSPeter Tyser /*
983*819833afSPeter Tyser  * Macros to access the floating point coprocessor control registers
984*819833afSPeter Tyser  */
985*819833afSPeter Tyser #define read_32bit_cp1_register(source)				\
986*819833afSPeter Tyser ({ int __res;							\
987*819833afSPeter Tyser 	__asm__ __volatile__(					\
988*819833afSPeter Tyser 	".set\tpush\n\t"					\
989*819833afSPeter Tyser 	".set\treorder\n\t"					\
990*819833afSPeter Tyser 	"cfc1\t%0,"STR(source)"\n\t"				\
991*819833afSPeter Tyser 	".set\tpop"						\
992*819833afSPeter Tyser 	: "=r" (__res));					\
993*819833afSPeter Tyser 	__res;})
994*819833afSPeter Tyser 
995*819833afSPeter Tyser #define rddsp(mask)							\
996*819833afSPeter Tyser ({									\
997*819833afSPeter Tyser 	unsigned int __res;						\
998*819833afSPeter Tyser 									\
999*819833afSPeter Tyser 	__asm__ __volatile__(						\
1000*819833afSPeter Tyser 	"	.set	push				\n"		\
1001*819833afSPeter Tyser 	"	.set	noat				\n"		\
1002*819833afSPeter Tyser 	"	# rddsp $1, %x1				\n"		\
1003*819833afSPeter Tyser 	"	.word	0x7c000cb8 | (%x1 << 16)	\n"		\
1004*819833afSPeter Tyser 	"	move	%0, $1				\n"		\
1005*819833afSPeter Tyser 	"	.set	pop				\n"		\
1006*819833afSPeter Tyser 	: "=r" (__res)							\
1007*819833afSPeter Tyser 	: "i" (mask));							\
1008*819833afSPeter Tyser 	__res;								\
1009*819833afSPeter Tyser })
1010*819833afSPeter Tyser 
1011*819833afSPeter Tyser #define wrdsp(val, mask)						\
1012*819833afSPeter Tyser do {									\
1013*819833afSPeter Tyser 	__asm__ __volatile__(						\
1014*819833afSPeter Tyser 	"	.set	push					\n"	\
1015*819833afSPeter Tyser 	"	.set	noat					\n"	\
1016*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1017*819833afSPeter Tyser 	"	# wrdsp $1, %x1					\n"	\
1018*819833afSPeter Tyser 	"	.word	0x7c2004f8 | (%x1 << 11)		\n"	\
1019*819833afSPeter Tyser 	"	.set	pop					\n"	\
1020*819833afSPeter Tyser 	:								\
1021*819833afSPeter Tyser 	: "r" (val), "i" (mask));					\
1022*819833afSPeter Tyser } while (0)
1023*819833afSPeter Tyser 
1024*819833afSPeter Tyser #define mfhi0()								\
1025*819833afSPeter Tyser ({									\
1026*819833afSPeter Tyser 	unsigned long __treg;						\
1027*819833afSPeter Tyser 									\
1028*819833afSPeter Tyser 	__asm__ __volatile__(						\
1029*819833afSPeter Tyser 	"	.set	push			\n"			\
1030*819833afSPeter Tyser 	"	.set	noat			\n"			\
1031*819833afSPeter Tyser 	"	# mfhi	%0, $ac0		\n"			\
1032*819833afSPeter Tyser 	"	.word	0x00000810		\n"			\
1033*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1034*819833afSPeter Tyser 	"	.set	pop			\n"			\
1035*819833afSPeter Tyser 	: "=r" (__treg));						\
1036*819833afSPeter Tyser 	__treg;								\
1037*819833afSPeter Tyser })
1038*819833afSPeter Tyser 
1039*819833afSPeter Tyser #define mfhi1()								\
1040*819833afSPeter Tyser ({									\
1041*819833afSPeter Tyser 	unsigned long __treg;						\
1042*819833afSPeter Tyser 									\
1043*819833afSPeter Tyser 	__asm__ __volatile__(						\
1044*819833afSPeter Tyser 	"	.set	push			\n"			\
1045*819833afSPeter Tyser 	"	.set	noat			\n"			\
1046*819833afSPeter Tyser 	"	# mfhi	%0, $ac1		\n"			\
1047*819833afSPeter Tyser 	"	.word	0x00200810		\n"			\
1048*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1049*819833afSPeter Tyser 	"	.set	pop			\n"			\
1050*819833afSPeter Tyser 	: "=r" (__treg));						\
1051*819833afSPeter Tyser 	__treg;								\
1052*819833afSPeter Tyser })
1053*819833afSPeter Tyser 
1054*819833afSPeter Tyser #define mfhi2()								\
1055*819833afSPeter Tyser ({									\
1056*819833afSPeter Tyser 	unsigned long __treg;						\
1057*819833afSPeter Tyser 									\
1058*819833afSPeter Tyser 	__asm__ __volatile__(						\
1059*819833afSPeter Tyser 	"	.set	push			\n"			\
1060*819833afSPeter Tyser 	"	.set	noat			\n"			\
1061*819833afSPeter Tyser 	"	# mfhi	%0, $ac2		\n"			\
1062*819833afSPeter Tyser 	"	.word	0x00400810		\n"			\
1063*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1064*819833afSPeter Tyser 	"	.set	pop			\n"			\
1065*819833afSPeter Tyser 	: "=r" (__treg));						\
1066*819833afSPeter Tyser 	__treg;								\
1067*819833afSPeter Tyser })
1068*819833afSPeter Tyser 
1069*819833afSPeter Tyser #define mfhi3()								\
1070*819833afSPeter Tyser ({									\
1071*819833afSPeter Tyser 	unsigned long __treg;						\
1072*819833afSPeter Tyser 									\
1073*819833afSPeter Tyser 	__asm__ __volatile__(						\
1074*819833afSPeter Tyser 	"	.set	push			\n"			\
1075*819833afSPeter Tyser 	"	.set	noat			\n"			\
1076*819833afSPeter Tyser 	"	# mfhi	%0, $ac3		\n"			\
1077*819833afSPeter Tyser 	"	.word	0x00600810		\n"			\
1078*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1079*819833afSPeter Tyser 	"	.set	pop			\n"			\
1080*819833afSPeter Tyser 	: "=r" (__treg));						\
1081*819833afSPeter Tyser 	__treg;								\
1082*819833afSPeter Tyser })
1083*819833afSPeter Tyser 
1084*819833afSPeter Tyser #define mflo0()								\
1085*819833afSPeter Tyser ({									\
1086*819833afSPeter Tyser 	unsigned long __treg;						\
1087*819833afSPeter Tyser 									\
1088*819833afSPeter Tyser 	__asm__ __volatile__(						\
1089*819833afSPeter Tyser 	"	.set	push			\n"			\
1090*819833afSPeter Tyser 	"	.set	noat			\n"			\
1091*819833afSPeter Tyser 	"	# mflo	%0, $ac0		\n"			\
1092*819833afSPeter Tyser 	"	.word	0x00000812		\n"			\
1093*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1094*819833afSPeter Tyser 	"	.set	pop			\n"			\
1095*819833afSPeter Tyser 	: "=r" (__treg));						\
1096*819833afSPeter Tyser 	__treg;								\
1097*819833afSPeter Tyser })
1098*819833afSPeter Tyser 
1099*819833afSPeter Tyser #define mflo1()								\
1100*819833afSPeter Tyser ({									\
1101*819833afSPeter Tyser 	unsigned long __treg;						\
1102*819833afSPeter Tyser 									\
1103*819833afSPeter Tyser 	__asm__ __volatile__(						\
1104*819833afSPeter Tyser 	"	.set	push			\n"			\
1105*819833afSPeter Tyser 	"	.set	noat			\n"			\
1106*819833afSPeter Tyser 	"	# mflo	%0, $ac1		\n"			\
1107*819833afSPeter Tyser 	"	.word	0x00200812		\n"			\
1108*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1109*819833afSPeter Tyser 	"	.set	pop			\n"			\
1110*819833afSPeter Tyser 	: "=r" (__treg));						\
1111*819833afSPeter Tyser 	__treg;								\
1112*819833afSPeter Tyser })
1113*819833afSPeter Tyser 
1114*819833afSPeter Tyser #define mflo2()								\
1115*819833afSPeter Tyser ({									\
1116*819833afSPeter Tyser 	unsigned long __treg;						\
1117*819833afSPeter Tyser 									\
1118*819833afSPeter Tyser 	__asm__ __volatile__(						\
1119*819833afSPeter Tyser 	"	.set	push			\n"			\
1120*819833afSPeter Tyser 	"	.set	noat			\n"			\
1121*819833afSPeter Tyser 	"	# mflo	%0, $ac2		\n"			\
1122*819833afSPeter Tyser 	"	.word	0x00400812		\n"			\
1123*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1124*819833afSPeter Tyser 	"	.set	pop			\n"			\
1125*819833afSPeter Tyser 	: "=r" (__treg));						\
1126*819833afSPeter Tyser 	__treg;								\
1127*819833afSPeter Tyser })
1128*819833afSPeter Tyser 
1129*819833afSPeter Tyser #define mflo3()								\
1130*819833afSPeter Tyser ({									\
1131*819833afSPeter Tyser 	unsigned long __treg;						\
1132*819833afSPeter Tyser 									\
1133*819833afSPeter Tyser 	__asm__ __volatile__(						\
1134*819833afSPeter Tyser 	"	.set	push			\n"			\
1135*819833afSPeter Tyser 	"	.set	noat			\n"			\
1136*819833afSPeter Tyser 	"	# mflo	%0, $ac3		\n"			\
1137*819833afSPeter Tyser 	"	.word	0x00600812		\n"			\
1138*819833afSPeter Tyser 	"	move	%0, $1			\n"			\
1139*819833afSPeter Tyser 	"	.set	pop			\n"			\
1140*819833afSPeter Tyser 	: "=r" (__treg));						\
1141*819833afSPeter Tyser 	__treg;								\
1142*819833afSPeter Tyser })
1143*819833afSPeter Tyser 
1144*819833afSPeter Tyser #define mthi0(x)							\
1145*819833afSPeter Tyser do {									\
1146*819833afSPeter Tyser 	__asm__ __volatile__(						\
1147*819833afSPeter Tyser 	"	.set	push					\n"	\
1148*819833afSPeter Tyser 	"	.set	noat					\n"	\
1149*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1150*819833afSPeter Tyser 	"	# mthi	$1, $ac0				\n"	\
1151*819833afSPeter Tyser 	"	.word	0x00200011				\n"	\
1152*819833afSPeter Tyser 	"	.set	pop					\n"	\
1153*819833afSPeter Tyser 	:								\
1154*819833afSPeter Tyser 	: "r" (x));							\
1155*819833afSPeter Tyser } while (0)
1156*819833afSPeter Tyser 
1157*819833afSPeter Tyser #define mthi1(x)							\
1158*819833afSPeter Tyser do {									\
1159*819833afSPeter Tyser 	__asm__ __volatile__(						\
1160*819833afSPeter Tyser 	"	.set	push					\n"	\
1161*819833afSPeter Tyser 	"	.set	noat					\n"	\
1162*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1163*819833afSPeter Tyser 	"	# mthi	$1, $ac1				\n"	\
1164*819833afSPeter Tyser 	"	.word	0x00200811				\n"	\
1165*819833afSPeter Tyser 	"	.set	pop					\n"	\
1166*819833afSPeter Tyser 	:								\
1167*819833afSPeter Tyser 	: "r" (x));							\
1168*819833afSPeter Tyser } while (0)
1169*819833afSPeter Tyser 
1170*819833afSPeter Tyser #define mthi2(x)							\
1171*819833afSPeter Tyser do {									\
1172*819833afSPeter Tyser 	__asm__ __volatile__(						\
1173*819833afSPeter Tyser 	"	.set	push					\n"	\
1174*819833afSPeter Tyser 	"	.set	noat					\n"	\
1175*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1176*819833afSPeter Tyser 	"	# mthi	$1, $ac2				\n"	\
1177*819833afSPeter Tyser 	"	.word	0x00201011				\n"	\
1178*819833afSPeter Tyser 	"	.set	pop					\n"	\
1179*819833afSPeter Tyser 	:								\
1180*819833afSPeter Tyser 	: "r" (x));							\
1181*819833afSPeter Tyser } while (0)
1182*819833afSPeter Tyser 
1183*819833afSPeter Tyser #define mthi3(x)							\
1184*819833afSPeter Tyser do {									\
1185*819833afSPeter Tyser 	__asm__ __volatile__(						\
1186*819833afSPeter Tyser 	"	.set	push					\n"	\
1187*819833afSPeter Tyser 	"	.set	noat					\n"	\
1188*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1189*819833afSPeter Tyser 	"	# mthi	$1, $ac3				\n"	\
1190*819833afSPeter Tyser 	"	.word	0x00201811				\n"	\
1191*819833afSPeter Tyser 	"	.set	pop					\n"	\
1192*819833afSPeter Tyser 	:								\
1193*819833afSPeter Tyser 	: "r" (x));							\
1194*819833afSPeter Tyser } while (0)
1195*819833afSPeter Tyser 
1196*819833afSPeter Tyser #define mtlo0(x)							\
1197*819833afSPeter Tyser do {									\
1198*819833afSPeter Tyser 	__asm__ __volatile__(						\
1199*819833afSPeter Tyser 	"	.set	push					\n"	\
1200*819833afSPeter Tyser 	"	.set	noat					\n"	\
1201*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1202*819833afSPeter Tyser 	"	# mtlo	$1, $ac0				\n"	\
1203*819833afSPeter Tyser 	"	.word	0x00200013				\n"	\
1204*819833afSPeter Tyser 	"	.set	pop					\n"	\
1205*819833afSPeter Tyser 	:								\
1206*819833afSPeter Tyser 	: "r" (x));							\
1207*819833afSPeter Tyser } while (0)
1208*819833afSPeter Tyser 
1209*819833afSPeter Tyser #define mtlo1(x)							\
1210*819833afSPeter Tyser do {									\
1211*819833afSPeter Tyser 	__asm__ __volatile__(						\
1212*819833afSPeter Tyser 	"	.set	push					\n"	\
1213*819833afSPeter Tyser 	"	.set	noat					\n"	\
1214*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1215*819833afSPeter Tyser 	"	# mtlo	$1, $ac1				\n"	\
1216*819833afSPeter Tyser 	"	.word	0x00200813				\n"	\
1217*819833afSPeter Tyser 	"	.set	pop					\n"	\
1218*819833afSPeter Tyser 	:								\
1219*819833afSPeter Tyser 	: "r" (x));							\
1220*819833afSPeter Tyser } while (0)
1221*819833afSPeter Tyser 
1222*819833afSPeter Tyser #define mtlo2(x)							\
1223*819833afSPeter Tyser do {									\
1224*819833afSPeter Tyser 	__asm__ __volatile__(						\
1225*819833afSPeter Tyser 	"	.set	push					\n"	\
1226*819833afSPeter Tyser 	"	.set	noat					\n"	\
1227*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1228*819833afSPeter Tyser 	"	# mtlo	$1, $ac2				\n"	\
1229*819833afSPeter Tyser 	"	.word	0x00201013				\n"	\
1230*819833afSPeter Tyser 	"	.set	pop					\n"	\
1231*819833afSPeter Tyser 	:								\
1232*819833afSPeter Tyser 	: "r" (x));							\
1233*819833afSPeter Tyser } while (0)
1234*819833afSPeter Tyser 
1235*819833afSPeter Tyser #define mtlo3(x)							\
1236*819833afSPeter Tyser do {									\
1237*819833afSPeter Tyser 	__asm__ __volatile__(						\
1238*819833afSPeter Tyser 	"	.set	push					\n"	\
1239*819833afSPeter Tyser 	"	.set	noat					\n"	\
1240*819833afSPeter Tyser 	"	move	$1, %0					\n"	\
1241*819833afSPeter Tyser 	"	# mtlo	$1, $ac3				\n"	\
1242*819833afSPeter Tyser 	"	.word	0x00201813				\n"	\
1243*819833afSPeter Tyser 	"	.set	pop					\n"	\
1244*819833afSPeter Tyser 	:								\
1245*819833afSPeter Tyser 	: "r" (x));							\
1246*819833afSPeter Tyser } while (0)
1247*819833afSPeter Tyser 
1248*819833afSPeter Tyser /*
1249*819833afSPeter Tyser  * TLB operations.
1250*819833afSPeter Tyser  *
1251*819833afSPeter Tyser  * It is responsibility of the caller to take care of any TLB hazards.
1252*819833afSPeter Tyser  */
1253*819833afSPeter Tyser static inline void tlb_probe(void)
1254*819833afSPeter Tyser {
1255*819833afSPeter Tyser 	__asm__ __volatile__(
1256*819833afSPeter Tyser 		".set noreorder\n\t"
1257*819833afSPeter Tyser 		"tlbp\n\t"
1258*819833afSPeter Tyser 		".set reorder");
1259*819833afSPeter Tyser }
1260*819833afSPeter Tyser 
1261*819833afSPeter Tyser static inline void tlb_read(void)
1262*819833afSPeter Tyser {
1263*819833afSPeter Tyser #if MIPS34K_MISSED_ITLB_WAR
1264*819833afSPeter Tyser 	int res = 0;
1265*819833afSPeter Tyser 
1266*819833afSPeter Tyser 	__asm__ __volatile__(
1267*819833afSPeter Tyser 	"	.set	push					\n"
1268*819833afSPeter Tyser 	"	.set	noreorder				\n"
1269*819833afSPeter Tyser 	"	.set	noat					\n"
1270*819833afSPeter Tyser 	"	.set	mips32r2				\n"
1271*819833afSPeter Tyser 	"	.word	0x41610001		# dvpe $1	\n"
1272*819833afSPeter Tyser 	"	move	%0, $1					\n"
1273*819833afSPeter Tyser 	"	ehb						\n"
1274*819833afSPeter Tyser 	"	.set	pop					\n"
1275*819833afSPeter Tyser 	: "=r" (res));
1276*819833afSPeter Tyser 
1277*819833afSPeter Tyser 	instruction_hazard();
1278*819833afSPeter Tyser #endif
1279*819833afSPeter Tyser 
1280*819833afSPeter Tyser 	__asm__ __volatile__(
1281*819833afSPeter Tyser 		".set noreorder\n\t"
1282*819833afSPeter Tyser 		"tlbr\n\t"
1283*819833afSPeter Tyser 		".set reorder");
1284*819833afSPeter Tyser 
1285*819833afSPeter Tyser #if MIPS34K_MISSED_ITLB_WAR
1286*819833afSPeter Tyser 	if ((res & _ULCAST_(1)))
1287*819833afSPeter Tyser 		__asm__ __volatile__(
1288*819833afSPeter Tyser 		"	.set	push				\n"
1289*819833afSPeter Tyser 		"	.set	noreorder			\n"
1290*819833afSPeter Tyser 		"	.set	noat				\n"
1291*819833afSPeter Tyser 		"	.set	mips32r2			\n"
1292*819833afSPeter Tyser 		"	.word	0x41600021	# evpe		\n"
1293*819833afSPeter Tyser 		"	ehb					\n"
1294*819833afSPeter Tyser 		"	.set	pop				\n");
1295*819833afSPeter Tyser #endif
1296*819833afSPeter Tyser }
1297*819833afSPeter Tyser 
1298*819833afSPeter Tyser static inline void tlb_write_indexed(void)
1299*819833afSPeter Tyser {
1300*819833afSPeter Tyser 	__asm__ __volatile__(
1301*819833afSPeter Tyser 		".set noreorder\n\t"
1302*819833afSPeter Tyser 		"tlbwi\n\t"
1303*819833afSPeter Tyser 		".set reorder");
1304*819833afSPeter Tyser }
1305*819833afSPeter Tyser 
1306*819833afSPeter Tyser static inline void tlb_write_random(void)
1307*819833afSPeter Tyser {
1308*819833afSPeter Tyser 	__asm__ __volatile__(
1309*819833afSPeter Tyser 		".set noreorder\n\t"
1310*819833afSPeter Tyser 		"tlbwr\n\t"
1311*819833afSPeter Tyser 		".set reorder");
1312*819833afSPeter Tyser }
1313*819833afSPeter Tyser 
1314*819833afSPeter Tyser /*
1315*819833afSPeter Tyser  * Manipulate bits in a c0 register.
1316*819833afSPeter Tyser  */
1317*819833afSPeter Tyser #define __BUILD_SET_C0(name)					\
1318*819833afSPeter Tyser static inline unsigned int					\
1319*819833afSPeter Tyser set_c0_##name(unsigned int set)					\
1320*819833afSPeter Tyser {								\
1321*819833afSPeter Tyser 	unsigned int res;					\
1322*819833afSPeter Tyser 								\
1323*819833afSPeter Tyser 	res = read_c0_##name();					\
1324*819833afSPeter Tyser 	res |= set;						\
1325*819833afSPeter Tyser 	write_c0_##name(res);					\
1326*819833afSPeter Tyser 								\
1327*819833afSPeter Tyser 	return res;						\
1328*819833afSPeter Tyser }								\
1329*819833afSPeter Tyser 								\
1330*819833afSPeter Tyser static inline unsigned int					\
1331*819833afSPeter Tyser clear_c0_##name(unsigned int clear)				\
1332*819833afSPeter Tyser {								\
1333*819833afSPeter Tyser 	unsigned int res;					\
1334*819833afSPeter Tyser 								\
1335*819833afSPeter Tyser 	res = read_c0_##name();					\
1336*819833afSPeter Tyser 	res &= ~clear;						\
1337*819833afSPeter Tyser 	write_c0_##name(res);					\
1338*819833afSPeter Tyser 								\
1339*819833afSPeter Tyser 	return res;						\
1340*819833afSPeter Tyser }								\
1341*819833afSPeter Tyser 								\
1342*819833afSPeter Tyser static inline unsigned int					\
1343*819833afSPeter Tyser change_c0_##name(unsigned int change, unsigned int new)		\
1344*819833afSPeter Tyser {								\
1345*819833afSPeter Tyser 	unsigned int res;					\
1346*819833afSPeter Tyser 								\
1347*819833afSPeter Tyser 	res = read_c0_##name();					\
1348*819833afSPeter Tyser 	res &= ~change;						\
1349*819833afSPeter Tyser 	res |= (new & change);					\
1350*819833afSPeter Tyser 	write_c0_##name(res);					\
1351*819833afSPeter Tyser 								\
1352*819833afSPeter Tyser 	return res;						\
1353*819833afSPeter Tyser }
1354*819833afSPeter Tyser 
1355*819833afSPeter Tyser __BUILD_SET_C0(status)
1356*819833afSPeter Tyser __BUILD_SET_C0(cause)
1357*819833afSPeter Tyser __BUILD_SET_C0(config)
1358*819833afSPeter Tyser __BUILD_SET_C0(intcontrol)
1359*819833afSPeter Tyser __BUILD_SET_C0(intctl)
1360*819833afSPeter Tyser __BUILD_SET_C0(srsmap)
1361*819833afSPeter Tyser 
1362*819833afSPeter Tyser #endif /* !__ASSEMBLY__ */
1363*819833afSPeter Tyser 
1364*819833afSPeter Tyser #endif /* _ASM_MIPSREGS_H */
1365