1819833afSPeter Tyser /*
2819833afSPeter Tyser * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
3819833afSPeter Tyser * Copyright (C) 2000 Silicon Graphics, Inc.
4819833afSPeter Tyser * Modified for further R[236]000 support by Paul M. Antoine, 1996.
5819833afSPeter Tyser * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
6819833afSPeter Tyser * Copyright (C) 2000, 07 MIPS Technologies, Inc.
7819833afSPeter Tyser * Copyright (C) 2003, 2004 Maciej W. Rozycki
8a3ab2ae7SDaniel Schwierzeck *
9a3ab2ae7SDaniel Schwierzeck * SPDX-License-Identifier: GPL-2.0
10819833afSPeter Tyser */
11819833afSPeter Tyser #ifndef _ASM_MIPSREGS_H
12819833afSPeter Tyser #define _ASM_MIPSREGS_H
13819833afSPeter Tyser
14819833afSPeter Tyser /*
15819833afSPeter Tyser * The following macros are especially useful for __asm__
16819833afSPeter Tyser * inline assembler.
17819833afSPeter Tyser */
18819833afSPeter Tyser #ifndef __STR
19819833afSPeter Tyser #define __STR(x) #x
20819833afSPeter Tyser #endif
21819833afSPeter Tyser #ifndef STR
22819833afSPeter Tyser #define STR(x) __STR(x)
23819833afSPeter Tyser #endif
24819833afSPeter Tyser
25819833afSPeter Tyser /*
26819833afSPeter Tyser * Configure language
27819833afSPeter Tyser */
28819833afSPeter Tyser #ifdef __ASSEMBLY__
29819833afSPeter Tyser #define _ULCAST_
30819833afSPeter Tyser #else
31819833afSPeter Tyser #define _ULCAST_ (unsigned long)
32819833afSPeter Tyser #endif
33819833afSPeter Tyser
34819833afSPeter Tyser /*
35819833afSPeter Tyser * Coprocessor 0 register names
36819833afSPeter Tyser */
37819833afSPeter Tyser #define CP0_INDEX $0
38819833afSPeter Tyser #define CP0_RANDOM $1
39819833afSPeter Tyser #define CP0_ENTRYLO0 $2
40819833afSPeter Tyser #define CP0_ENTRYLO1 $3
41819833afSPeter Tyser #define CP0_CONF $3
4231d36f74SPaul Burton #define CP0_GLOBALNUMBER $3, 1
43819833afSPeter Tyser #define CP0_CONTEXT $4
44819833afSPeter Tyser #define CP0_PAGEMASK $5
45819833afSPeter Tyser #define CP0_WIRED $6
46819833afSPeter Tyser #define CP0_INFO $7
47a3ab2ae7SDaniel Schwierzeck #define CP0_HWRENA $7, 0
48819833afSPeter Tyser #define CP0_BADVADDR $8
49a3ab2ae7SDaniel Schwierzeck #define CP0_BADINSTR $8, 1
50819833afSPeter Tyser #define CP0_COUNT $9
51819833afSPeter Tyser #define CP0_ENTRYHI $10
52819833afSPeter Tyser #define CP0_COMPARE $11
53819833afSPeter Tyser #define CP0_STATUS $12
54819833afSPeter Tyser #define CP0_CAUSE $13
55819833afSPeter Tyser #define CP0_EPC $14
56819833afSPeter Tyser #define CP0_PRID $15
57a3ab2ae7SDaniel Schwierzeck #define CP0_EBASE $15, 1
58a3ab2ae7SDaniel Schwierzeck #define CP0_CMGCRBASE $15, 3
59819833afSPeter Tyser #define CP0_CONFIG $16
60a3ab2ae7SDaniel Schwierzeck #define CP0_CONFIG3 $16, 3
61a3ab2ae7SDaniel Schwierzeck #define CP0_CONFIG5 $16, 5
62819833afSPeter Tyser #define CP0_LLADDR $17
63819833afSPeter Tyser #define CP0_WATCHLO $18
64819833afSPeter Tyser #define CP0_WATCHHI $19
65819833afSPeter Tyser #define CP0_XCONTEXT $20
66819833afSPeter Tyser #define CP0_FRAMEMASK $21
67819833afSPeter Tyser #define CP0_DIAGNOSTIC $22
68819833afSPeter Tyser #define CP0_DEBUG $23
69819833afSPeter Tyser #define CP0_DEPC $24
70819833afSPeter Tyser #define CP0_PERFORMANCE $25
71819833afSPeter Tyser #define CP0_ECC $26
72819833afSPeter Tyser #define CP0_CACHEERR $27
73819833afSPeter Tyser #define CP0_TAGLO $28
74819833afSPeter Tyser #define CP0_TAGHI $29
75819833afSPeter Tyser #define CP0_ERROREPC $30
76819833afSPeter Tyser #define CP0_DESAVE $31
77819833afSPeter Tyser
78819833afSPeter Tyser /*
79819833afSPeter Tyser * R4640/R4650 cp0 register names. These registers are listed
80819833afSPeter Tyser * here only for completeness; without MMU these CPUs are not useable
81819833afSPeter Tyser * by Linux. A future ELKS port might take make Linux run on them
82819833afSPeter Tyser * though ...
83819833afSPeter Tyser */
84819833afSPeter Tyser #define CP0_IBASE $0
85819833afSPeter Tyser #define CP0_IBOUND $1
86819833afSPeter Tyser #define CP0_DBASE $2
87819833afSPeter Tyser #define CP0_DBOUND $3
88819833afSPeter Tyser #define CP0_CALG $17
89819833afSPeter Tyser #define CP0_IWATCH $18
90819833afSPeter Tyser #define CP0_DWATCH $19
91819833afSPeter Tyser
92819833afSPeter Tyser /*
93819833afSPeter Tyser * Coprocessor 0 Set 1 register names
94819833afSPeter Tyser */
95819833afSPeter Tyser #define CP0_S1_DERRADDR0 $26
96819833afSPeter Tyser #define CP0_S1_DERRADDR1 $27
97819833afSPeter Tyser #define CP0_S1_INTCONTROL $20
98819833afSPeter Tyser
99819833afSPeter Tyser /*
100819833afSPeter Tyser * Coprocessor 0 Set 2 register names
101819833afSPeter Tyser */
102819833afSPeter Tyser #define CP0_S2_SRSCTL $12 /* MIPSR2 */
103819833afSPeter Tyser
104819833afSPeter Tyser /*
105819833afSPeter Tyser * Coprocessor 0 Set 3 register names
106819833afSPeter Tyser */
107819833afSPeter Tyser #define CP0_S3_SRSMAP $12 /* MIPSR2 */
108819833afSPeter Tyser
109819833afSPeter Tyser /*
110819833afSPeter Tyser * TX39 Series
111819833afSPeter Tyser */
112819833afSPeter Tyser #define CP0_TX39_CACHE $7
113819833afSPeter Tyser
114819833afSPeter Tyser
115a3ab2ae7SDaniel Schwierzeck /* Generic EntryLo bit definitions */
116a3ab2ae7SDaniel Schwierzeck #define ENTRYLO_G (_ULCAST_(1) << 0)
117a3ab2ae7SDaniel Schwierzeck #define ENTRYLO_V (_ULCAST_(1) << 1)
118a3ab2ae7SDaniel Schwierzeck #define ENTRYLO_D (_ULCAST_(1) << 2)
119a3ab2ae7SDaniel Schwierzeck #define ENTRYLO_C_SHIFT 3
120a3ab2ae7SDaniel Schwierzeck #define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
121819833afSPeter Tyser
122a3ab2ae7SDaniel Schwierzeck /* R3000 EntryLo bit definitions */
123a3ab2ae7SDaniel Schwierzeck #define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
124a3ab2ae7SDaniel Schwierzeck #define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
125a3ab2ae7SDaniel Schwierzeck #define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
126a3ab2ae7SDaniel Schwierzeck #define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
127819833afSPeter Tyser
128a3ab2ae7SDaniel Schwierzeck /* MIPS32/64 EntryLo bit definitions */
129a3ab2ae7SDaniel Schwierzeck #define MIPS_ENTRYLO_PFN_SHIFT 6
130a3ab2ae7SDaniel Schwierzeck #define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
131a3ab2ae7SDaniel Schwierzeck #define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
132819833afSPeter Tyser
133819833afSPeter Tyser /*
134819833afSPeter Tyser * Values for PageMask register
135819833afSPeter Tyser */
136819833afSPeter Tyser #ifdef CONFIG_CPU_VR41XX
137819833afSPeter Tyser
138819833afSPeter Tyser /* Why doesn't stupidity hurt ... */
139819833afSPeter Tyser
140819833afSPeter Tyser #define PM_1K 0x00000000
141819833afSPeter Tyser #define PM_4K 0x00001800
142819833afSPeter Tyser #define PM_16K 0x00007800
143819833afSPeter Tyser #define PM_64K 0x0001f800
144819833afSPeter Tyser #define PM_256K 0x0007f800
145819833afSPeter Tyser
146819833afSPeter Tyser #else
147819833afSPeter Tyser
148819833afSPeter Tyser #define PM_4K 0x00000000
149a3ab2ae7SDaniel Schwierzeck #define PM_8K 0x00002000
150819833afSPeter Tyser #define PM_16K 0x00006000
151a3ab2ae7SDaniel Schwierzeck #define PM_32K 0x0000e000
152819833afSPeter Tyser #define PM_64K 0x0001e000
153a3ab2ae7SDaniel Schwierzeck #define PM_128K 0x0003e000
154819833afSPeter Tyser #define PM_256K 0x0007e000
155a3ab2ae7SDaniel Schwierzeck #define PM_512K 0x000fe000
156819833afSPeter Tyser #define PM_1M 0x001fe000
157a3ab2ae7SDaniel Schwierzeck #define PM_2M 0x003fe000
158819833afSPeter Tyser #define PM_4M 0x007fe000
159a3ab2ae7SDaniel Schwierzeck #define PM_8M 0x00ffe000
160819833afSPeter Tyser #define PM_16M 0x01ffe000
161a3ab2ae7SDaniel Schwierzeck #define PM_32M 0x03ffe000
162819833afSPeter Tyser #define PM_64M 0x07ffe000
163819833afSPeter Tyser #define PM_256M 0x1fffe000
164a3ab2ae7SDaniel Schwierzeck #define PM_1G 0x7fffe000
165819833afSPeter Tyser
166819833afSPeter Tyser #endif
167819833afSPeter Tyser
168819833afSPeter Tyser /*
169819833afSPeter Tyser * Values used for computation of new tlb entries
170819833afSPeter Tyser */
171819833afSPeter Tyser #define PL_4K 12
172819833afSPeter Tyser #define PL_16K 14
173819833afSPeter Tyser #define PL_64K 16
174819833afSPeter Tyser #define PL_256K 18
175819833afSPeter Tyser #define PL_1M 20
176819833afSPeter Tyser #define PL_4M 22
177819833afSPeter Tyser #define PL_16M 24
178819833afSPeter Tyser #define PL_64M 26
179819833afSPeter Tyser #define PL_256M 28
180819833afSPeter Tyser
181819833afSPeter Tyser /*
182a3ab2ae7SDaniel Schwierzeck * PageGrain bits
183a3ab2ae7SDaniel Schwierzeck */
184a3ab2ae7SDaniel Schwierzeck #define PG_RIE (_ULCAST_(1) << 31)
185a3ab2ae7SDaniel Schwierzeck #define PG_XIE (_ULCAST_(1) << 30)
186a3ab2ae7SDaniel Schwierzeck #define PG_ELPA (_ULCAST_(1) << 29)
187a3ab2ae7SDaniel Schwierzeck #define PG_ESP (_ULCAST_(1) << 28)
188a3ab2ae7SDaniel Schwierzeck #define PG_IEC (_ULCAST_(1) << 27)
189a3ab2ae7SDaniel Schwierzeck
190a3ab2ae7SDaniel Schwierzeck /* MIPS32/64 EntryHI bit definitions */
191a3ab2ae7SDaniel Schwierzeck #define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
192a3ab2ae7SDaniel Schwierzeck
193a3ab2ae7SDaniel Schwierzeck /*
194819833afSPeter Tyser * R4x00 interrupt enable / cause bits
195819833afSPeter Tyser */
196819833afSPeter Tyser #define IE_SW0 (_ULCAST_(1) << 8)
197819833afSPeter Tyser #define IE_SW1 (_ULCAST_(1) << 9)
198819833afSPeter Tyser #define IE_IRQ0 (_ULCAST_(1) << 10)
199819833afSPeter Tyser #define IE_IRQ1 (_ULCAST_(1) << 11)
200819833afSPeter Tyser #define IE_IRQ2 (_ULCAST_(1) << 12)
201819833afSPeter Tyser #define IE_IRQ3 (_ULCAST_(1) << 13)
202819833afSPeter Tyser #define IE_IRQ4 (_ULCAST_(1) << 14)
203819833afSPeter Tyser #define IE_IRQ5 (_ULCAST_(1) << 15)
204819833afSPeter Tyser
205819833afSPeter Tyser /*
206819833afSPeter Tyser * R4x00 interrupt cause bits
207819833afSPeter Tyser */
208819833afSPeter Tyser #define C_SW0 (_ULCAST_(1) << 8)
209819833afSPeter Tyser #define C_SW1 (_ULCAST_(1) << 9)
210819833afSPeter Tyser #define C_IRQ0 (_ULCAST_(1) << 10)
211819833afSPeter Tyser #define C_IRQ1 (_ULCAST_(1) << 11)
212819833afSPeter Tyser #define C_IRQ2 (_ULCAST_(1) << 12)
213819833afSPeter Tyser #define C_IRQ3 (_ULCAST_(1) << 13)
214819833afSPeter Tyser #define C_IRQ4 (_ULCAST_(1) << 14)
215819833afSPeter Tyser #define C_IRQ5 (_ULCAST_(1) << 15)
216819833afSPeter Tyser
217819833afSPeter Tyser /*
218819833afSPeter Tyser * Bitfields in the R4xx0 cp0 status register
219819833afSPeter Tyser */
220819833afSPeter Tyser #define ST0_IE 0x00000001
221819833afSPeter Tyser #define ST0_EXL 0x00000002
222819833afSPeter Tyser #define ST0_ERL 0x00000004
223819833afSPeter Tyser #define ST0_KSU 0x00000018
224819833afSPeter Tyser # define KSU_USER 0x00000010
225819833afSPeter Tyser # define KSU_SUPERVISOR 0x00000008
226819833afSPeter Tyser # define KSU_KERNEL 0x00000000
227819833afSPeter Tyser #define ST0_UX 0x00000020
228819833afSPeter Tyser #define ST0_SX 0x00000040
229819833afSPeter Tyser #define ST0_KX 0x00000080
230819833afSPeter Tyser #define ST0_DE 0x00010000
231819833afSPeter Tyser #define ST0_CE 0x00020000
232819833afSPeter Tyser
233819833afSPeter Tyser /*
234819833afSPeter Tyser * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
235819833afSPeter Tyser * cacheops in userspace. This bit exists only on RM7000 and RM9000
236819833afSPeter Tyser * processors.
237819833afSPeter Tyser */
238819833afSPeter Tyser #define ST0_CO 0x08000000
239819833afSPeter Tyser
240819833afSPeter Tyser /*
241819833afSPeter Tyser * Bitfields in the R[23]000 cp0 status register.
242819833afSPeter Tyser */
243819833afSPeter Tyser #define ST0_IEC 0x00000001
244819833afSPeter Tyser #define ST0_KUC 0x00000002
245819833afSPeter Tyser #define ST0_IEP 0x00000004
246819833afSPeter Tyser #define ST0_KUP 0x00000008
247819833afSPeter Tyser #define ST0_IEO 0x00000010
248819833afSPeter Tyser #define ST0_KUO 0x00000020
249819833afSPeter Tyser /* bits 6 & 7 are reserved on R[23]000 */
250819833afSPeter Tyser #define ST0_ISC 0x00010000
251819833afSPeter Tyser #define ST0_SWC 0x00020000
252819833afSPeter Tyser #define ST0_CM 0x00080000
253819833afSPeter Tyser
254819833afSPeter Tyser /*
255819833afSPeter Tyser * Bits specific to the R4640/R4650
256819833afSPeter Tyser */
257819833afSPeter Tyser #define ST0_UM (_ULCAST_(1) << 4)
258819833afSPeter Tyser #define ST0_IL (_ULCAST_(1) << 23)
259819833afSPeter Tyser #define ST0_DL (_ULCAST_(1) << 24)
260819833afSPeter Tyser
261819833afSPeter Tyser /*
262819833afSPeter Tyser * Enable the MIPS MDMX and DSP ASEs
263819833afSPeter Tyser */
264819833afSPeter Tyser #define ST0_MX 0x01000000
265819833afSPeter Tyser
266819833afSPeter Tyser /*
267819833afSPeter Tyser * Status register bits available in all MIPS CPUs.
268819833afSPeter Tyser */
269819833afSPeter Tyser #define ST0_IM 0x0000ff00
270819833afSPeter Tyser #define STATUSB_IP0 8
271819833afSPeter Tyser #define STATUSF_IP0 (_ULCAST_(1) << 8)
272819833afSPeter Tyser #define STATUSB_IP1 9
273819833afSPeter Tyser #define STATUSF_IP1 (_ULCAST_(1) << 9)
274819833afSPeter Tyser #define STATUSB_IP2 10
275819833afSPeter Tyser #define STATUSF_IP2 (_ULCAST_(1) << 10)
276819833afSPeter Tyser #define STATUSB_IP3 11
277819833afSPeter Tyser #define STATUSF_IP3 (_ULCAST_(1) << 11)
278819833afSPeter Tyser #define STATUSB_IP4 12
279819833afSPeter Tyser #define STATUSF_IP4 (_ULCAST_(1) << 12)
280819833afSPeter Tyser #define STATUSB_IP5 13
281819833afSPeter Tyser #define STATUSF_IP5 (_ULCAST_(1) << 13)
282819833afSPeter Tyser #define STATUSB_IP6 14
283819833afSPeter Tyser #define STATUSF_IP6 (_ULCAST_(1) << 14)
284819833afSPeter Tyser #define STATUSB_IP7 15
285819833afSPeter Tyser #define STATUSF_IP7 (_ULCAST_(1) << 15)
286819833afSPeter Tyser #define STATUSB_IP8 0
287819833afSPeter Tyser #define STATUSF_IP8 (_ULCAST_(1) << 0)
288819833afSPeter Tyser #define STATUSB_IP9 1
289819833afSPeter Tyser #define STATUSF_IP9 (_ULCAST_(1) << 1)
290819833afSPeter Tyser #define STATUSB_IP10 2
291819833afSPeter Tyser #define STATUSF_IP10 (_ULCAST_(1) << 2)
292819833afSPeter Tyser #define STATUSB_IP11 3
293819833afSPeter Tyser #define STATUSF_IP11 (_ULCAST_(1) << 3)
294819833afSPeter Tyser #define STATUSB_IP12 4
295819833afSPeter Tyser #define STATUSF_IP12 (_ULCAST_(1) << 4)
296819833afSPeter Tyser #define STATUSB_IP13 5
297819833afSPeter Tyser #define STATUSF_IP13 (_ULCAST_(1) << 5)
298819833afSPeter Tyser #define STATUSB_IP14 6
299819833afSPeter Tyser #define STATUSF_IP14 (_ULCAST_(1) << 6)
300819833afSPeter Tyser #define STATUSB_IP15 7
301819833afSPeter Tyser #define STATUSF_IP15 (_ULCAST_(1) << 7)
302*65d297afSDaniel Schwierzeck #define ST0_IMPL (_ULCAST_(3) << 16)
303819833afSPeter Tyser #define ST0_CH 0x00040000
304a3ab2ae7SDaniel Schwierzeck #define ST0_NMI 0x00080000
305819833afSPeter Tyser #define ST0_SR 0x00100000
306819833afSPeter Tyser #define ST0_TS 0x00200000
307819833afSPeter Tyser #define ST0_BEV 0x00400000
308819833afSPeter Tyser #define ST0_RE 0x02000000
309819833afSPeter Tyser #define ST0_FR 0x04000000
310819833afSPeter Tyser #define ST0_CU 0xf0000000
311819833afSPeter Tyser #define ST0_CU0 0x10000000
312819833afSPeter Tyser #define ST0_CU1 0x20000000
313819833afSPeter Tyser #define ST0_CU2 0x40000000
314819833afSPeter Tyser #define ST0_CU3 0x80000000
315819833afSPeter Tyser #define ST0_XX 0x80000000 /* MIPS IV naming */
316819833afSPeter Tyser
317819833afSPeter Tyser /*
318a3ab2ae7SDaniel Schwierzeck * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
319a3ab2ae7SDaniel Schwierzeck */
320a3ab2ae7SDaniel Schwierzeck #define INTCTLB_IPFDC 23
321a3ab2ae7SDaniel Schwierzeck #define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
322a3ab2ae7SDaniel Schwierzeck #define INTCTLB_IPPCI 26
323a3ab2ae7SDaniel Schwierzeck #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
324a3ab2ae7SDaniel Schwierzeck #define INTCTLB_IPTI 29
325a3ab2ae7SDaniel Schwierzeck #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
326a3ab2ae7SDaniel Schwierzeck
327a3ab2ae7SDaniel Schwierzeck /*
328819833afSPeter Tyser * Bitfields and bit numbers in the coprocessor 0 cause register.
329819833afSPeter Tyser *
330819833afSPeter Tyser * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
331819833afSPeter Tyser */
332819833afSPeter Tyser #define CAUSEB_EXCCODE 2
333819833afSPeter Tyser #define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
334819833afSPeter Tyser #define CAUSEB_IP 8
335819833afSPeter Tyser #define CAUSEF_IP (_ULCAST_(255) << 8)
336819833afSPeter Tyser #define CAUSEB_IP0 8
337819833afSPeter Tyser #define CAUSEF_IP0 (_ULCAST_(1) << 8)
338819833afSPeter Tyser #define CAUSEB_IP1 9
339819833afSPeter Tyser #define CAUSEF_IP1 (_ULCAST_(1) << 9)
340819833afSPeter Tyser #define CAUSEB_IP2 10
341819833afSPeter Tyser #define CAUSEF_IP2 (_ULCAST_(1) << 10)
342819833afSPeter Tyser #define CAUSEB_IP3 11
343819833afSPeter Tyser #define CAUSEF_IP3 (_ULCAST_(1) << 11)
344819833afSPeter Tyser #define CAUSEB_IP4 12
345819833afSPeter Tyser #define CAUSEF_IP4 (_ULCAST_(1) << 12)
346819833afSPeter Tyser #define CAUSEB_IP5 13
347819833afSPeter Tyser #define CAUSEF_IP5 (_ULCAST_(1) << 13)
348819833afSPeter Tyser #define CAUSEB_IP6 14
349819833afSPeter Tyser #define CAUSEF_IP6 (_ULCAST_(1) << 14)
350819833afSPeter Tyser #define CAUSEB_IP7 15
351819833afSPeter Tyser #define CAUSEF_IP7 (_ULCAST_(1) << 15)
352a3ab2ae7SDaniel Schwierzeck #define CAUSEB_FDCI 21
353a3ab2ae7SDaniel Schwierzeck #define CAUSEF_FDCI (_ULCAST_(1) << 21)
354819833afSPeter Tyser #define CAUSEB_IV 23
355819833afSPeter Tyser #define CAUSEF_IV (_ULCAST_(1) << 23)
356a3ab2ae7SDaniel Schwierzeck #define CAUSEB_PCI 26
357a3ab2ae7SDaniel Schwierzeck #define CAUSEF_PCI (_ULCAST_(1) << 26)
358819833afSPeter Tyser #define CAUSEB_CE 28
359819833afSPeter Tyser #define CAUSEF_CE (_ULCAST_(3) << 28)
360a3ab2ae7SDaniel Schwierzeck #define CAUSEB_TI 30
361a3ab2ae7SDaniel Schwierzeck #define CAUSEF_TI (_ULCAST_(1) << 30)
362819833afSPeter Tyser #define CAUSEB_BD 31
363819833afSPeter Tyser #define CAUSEF_BD (_ULCAST_(1) << 31)
364819833afSPeter Tyser
365819833afSPeter Tyser /*
36631d36f74SPaul Burton * Bits in the coprocessor 0 EBase register.
36731d36f74SPaul Burton */
36831d36f74SPaul Burton #define EBASE_CPUNUM 0x3ff
36931d36f74SPaul Burton
37031d36f74SPaul Burton /*
371819833afSPeter Tyser * Bits in the coprocessor 0 config register.
372819833afSPeter Tyser */
373819833afSPeter Tyser /* Generic bits. */
374819833afSPeter Tyser #define CONF_CM_CACHABLE_NO_WA 0
375819833afSPeter Tyser #define CONF_CM_CACHABLE_WA 1
376819833afSPeter Tyser #define CONF_CM_UNCACHED 2
377819833afSPeter Tyser #define CONF_CM_CACHABLE_NONCOHERENT 3
378819833afSPeter Tyser #define CONF_CM_CACHABLE_CE 4
379819833afSPeter Tyser #define CONF_CM_CACHABLE_COW 5
380819833afSPeter Tyser #define CONF_CM_CACHABLE_CUW 6
381819833afSPeter Tyser #define CONF_CM_CACHABLE_ACCELERATED 7
382819833afSPeter Tyser #define CONF_CM_CMASK 7
383819833afSPeter Tyser #define CONF_BE (_ULCAST_(1) << 15)
384819833afSPeter Tyser
385819833afSPeter Tyser /* Bits common to various processors. */
386819833afSPeter Tyser #define CONF_CU (_ULCAST_(1) << 3)
387819833afSPeter Tyser #define CONF_DB (_ULCAST_(1) << 4)
388819833afSPeter Tyser #define CONF_IB (_ULCAST_(1) << 5)
389819833afSPeter Tyser #define CONF_DC (_ULCAST_(7) << 6)
390819833afSPeter Tyser #define CONF_IC (_ULCAST_(7) << 9)
391819833afSPeter Tyser #define CONF_EB (_ULCAST_(1) << 13)
392819833afSPeter Tyser #define CONF_EM (_ULCAST_(1) << 14)
393819833afSPeter Tyser #define CONF_SM (_ULCAST_(1) << 16)
394819833afSPeter Tyser #define CONF_SC (_ULCAST_(1) << 17)
395819833afSPeter Tyser #define CONF_EW (_ULCAST_(3) << 18)
396819833afSPeter Tyser #define CONF_EP (_ULCAST_(15) << 24)
397819833afSPeter Tyser #define CONF_EC (_ULCAST_(7) << 28)
398819833afSPeter Tyser #define CONF_CM (_ULCAST_(1) << 31)
399819833afSPeter Tyser
400819833afSPeter Tyser /* Bits specific to the R4xx0. */
401819833afSPeter Tyser #define R4K_CONF_SW (_ULCAST_(1) << 20)
402819833afSPeter Tyser #define R4K_CONF_SS (_ULCAST_(1) << 21)
403819833afSPeter Tyser #define R4K_CONF_SB (_ULCAST_(3) << 22)
404819833afSPeter Tyser
405819833afSPeter Tyser /* Bits specific to the R5000. */
406819833afSPeter Tyser #define R5K_CONF_SE (_ULCAST_(1) << 12)
407819833afSPeter Tyser #define R5K_CONF_SS (_ULCAST_(3) << 20)
408819833afSPeter Tyser
409819833afSPeter Tyser /* Bits specific to the RM7000. */
410819833afSPeter Tyser #define RM7K_CONF_SE (_ULCAST_(1) << 3)
411819833afSPeter Tyser #define RM7K_CONF_TE (_ULCAST_(1) << 12)
412819833afSPeter Tyser #define RM7K_CONF_CLK (_ULCAST_(1) << 16)
413819833afSPeter Tyser #define RM7K_CONF_TC (_ULCAST_(1) << 17)
414819833afSPeter Tyser #define RM7K_CONF_SI (_ULCAST_(3) << 20)
415819833afSPeter Tyser #define RM7K_CONF_SC (_ULCAST_(1) << 31)
416819833afSPeter Tyser
417819833afSPeter Tyser /* Bits specific to the R10000. */
418819833afSPeter Tyser #define R10K_CONF_DN (_ULCAST_(3) << 3)
419819833afSPeter Tyser #define R10K_CONF_CT (_ULCAST_(1) << 5)
420819833afSPeter Tyser #define R10K_CONF_PE (_ULCAST_(1) << 6)
421819833afSPeter Tyser #define R10K_CONF_PM (_ULCAST_(3) << 7)
422819833afSPeter Tyser #define R10K_CONF_EC (_ULCAST_(15) << 9)
423819833afSPeter Tyser #define R10K_CONF_SB (_ULCAST_(1) << 13)
424819833afSPeter Tyser #define R10K_CONF_SK (_ULCAST_(1) << 14)
425819833afSPeter Tyser #define R10K_CONF_SS (_ULCAST_(7) << 16)
426819833afSPeter Tyser #define R10K_CONF_SC (_ULCAST_(7) << 19)
427819833afSPeter Tyser #define R10K_CONF_DC (_ULCAST_(7) << 26)
428819833afSPeter Tyser #define R10K_CONF_IC (_ULCAST_(7) << 29)
429819833afSPeter Tyser
430819833afSPeter Tyser /* Bits specific to the VR41xx. */
431819833afSPeter Tyser #define VR41_CONF_CS (_ULCAST_(1) << 12)
432819833afSPeter Tyser #define VR41_CONF_P4K (_ULCAST_(1) << 13)
433819833afSPeter Tyser #define VR41_CONF_BP (_ULCAST_(1) << 16)
434819833afSPeter Tyser #define VR41_CONF_M16 (_ULCAST_(1) << 20)
435819833afSPeter Tyser #define VR41_CONF_AD (_ULCAST_(1) << 23)
436819833afSPeter Tyser
437819833afSPeter Tyser /* Bits specific to the R30xx. */
438819833afSPeter Tyser #define R30XX_CONF_FDM (_ULCAST_(1) << 19)
439819833afSPeter Tyser #define R30XX_CONF_REV (_ULCAST_(1) << 22)
440819833afSPeter Tyser #define R30XX_CONF_AC (_ULCAST_(1) << 23)
441819833afSPeter Tyser #define R30XX_CONF_RF (_ULCAST_(1) << 24)
442819833afSPeter Tyser #define R30XX_CONF_HALT (_ULCAST_(1) << 25)
443819833afSPeter Tyser #define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
444819833afSPeter Tyser #define R30XX_CONF_DBR (_ULCAST_(1) << 29)
445819833afSPeter Tyser #define R30XX_CONF_SB (_ULCAST_(1) << 30)
446819833afSPeter Tyser #define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
447819833afSPeter Tyser
448819833afSPeter Tyser /* Bits specific to the TX49. */
449819833afSPeter Tyser #define TX49_CONF_DC (_ULCAST_(1) << 16)
450819833afSPeter Tyser #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
451819833afSPeter Tyser #define TX49_CONF_HALT (_ULCAST_(1) << 18)
452819833afSPeter Tyser #define TX49_CONF_CWFON (_ULCAST_(1) << 27)
453819833afSPeter Tyser
454819833afSPeter Tyser /* Bits specific to the MIPS32/64 PRA. */
455819833afSPeter Tyser #define MIPS_CONF_MT (_ULCAST_(7) << 7)
456a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
457a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
458819833afSPeter Tyser #define MIPS_CONF_AR (_ULCAST_(7) << 10)
459819833afSPeter Tyser #define MIPS_CONF_AT (_ULCAST_(3) << 13)
4604f9226b4SPaul Burton #define MIPS_CONF_IMPL (_ULCAST_(0x1ff) << 16)
461819833afSPeter Tyser #define MIPS_CONF_M (_ULCAST_(1) << 31)
462819833afSPeter Tyser
463819833afSPeter Tyser /*
464819833afSPeter Tyser * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
465819833afSPeter Tyser */
466819833afSPeter Tyser #define MIPS_CONF1_FP (_ULCAST_(1) << 0)
467819833afSPeter Tyser #define MIPS_CONF1_EP (_ULCAST_(1) << 1)
468819833afSPeter Tyser #define MIPS_CONF1_CA (_ULCAST_(1) << 2)
469819833afSPeter Tyser #define MIPS_CONF1_WR (_ULCAST_(1) << 3)
470819833afSPeter Tyser #define MIPS_CONF1_PC (_ULCAST_(1) << 4)
471819833afSPeter Tyser #define MIPS_CONF1_MD (_ULCAST_(1) << 5)
472819833afSPeter Tyser #define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
473a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_DA_SHF 7
474a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_DA_SZ 3
475819833afSPeter Tyser #define MIPS_CONF1_DA (_ULCAST_(7) << 7)
476a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_DL_SHF 10
477a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_DL_SZ 3
478819833afSPeter Tyser #define MIPS_CONF1_DL (_ULCAST_(7) << 10)
479a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_DS_SHF 13
480a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_DS_SZ 3
481819833afSPeter Tyser #define MIPS_CONF1_DS (_ULCAST_(7) << 13)
482a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_IA_SHF 16
483a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_IA_SZ 3
484819833afSPeter Tyser #define MIPS_CONF1_IA (_ULCAST_(7) << 16)
485a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_IL_SHF 19
486a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_IL_SZ 3
487819833afSPeter Tyser #define MIPS_CONF1_IL (_ULCAST_(7) << 19)
488a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_IS_SHF 22
489a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_IS_SZ 3
490819833afSPeter Tyser #define MIPS_CONF1_IS (_ULCAST_(7) << 22)
491a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_TLBS_SHIFT (25)
492a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_TLBS_SIZE (6)
493a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
494819833afSPeter Tyser
4954baa0ab6SPaul Burton #define MIPS_CONF2_SA_SHF 0
496819833afSPeter Tyser #define MIPS_CONF2_SA (_ULCAST_(15) << 0)
4974baa0ab6SPaul Burton #define MIPS_CONF2_SL_SHF 4
498819833afSPeter Tyser #define MIPS_CONF2_SL (_ULCAST_(15) << 4)
4994baa0ab6SPaul Burton #define MIPS_CONF2_SS_SHF 8
500819833afSPeter Tyser #define MIPS_CONF2_SS (_ULCAST_(15) << 8)
5014baa0ab6SPaul Burton #define MIPS_CONF2_L2B (_ULCAST_(1) << 12)
502819833afSPeter Tyser #define MIPS_CONF2_SU (_ULCAST_(15) << 12)
503819833afSPeter Tyser #define MIPS_CONF2_TA (_ULCAST_(15) << 16)
504819833afSPeter Tyser #define MIPS_CONF2_TL (_ULCAST_(15) << 20)
505819833afSPeter Tyser #define MIPS_CONF2_TS (_ULCAST_(15) << 24)
506819833afSPeter Tyser #define MIPS_CONF2_TU (_ULCAST_(7) << 28)
507819833afSPeter Tyser
508819833afSPeter Tyser #define MIPS_CONF3_TL (_ULCAST_(1) << 0)
509819833afSPeter Tyser #define MIPS_CONF3_SM (_ULCAST_(1) << 1)
510819833afSPeter Tyser #define MIPS_CONF3_MT (_ULCAST_(1) << 2)
511a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
512819833afSPeter Tyser #define MIPS_CONF3_SP (_ULCAST_(1) << 4)
513819833afSPeter Tyser #define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
514819833afSPeter Tyser #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
515819833afSPeter Tyser #define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
516a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
517a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
518819833afSPeter Tyser #define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
519a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
520a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
521819833afSPeter Tyser #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
522a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
523a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
524a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
525a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
526a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
527a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
528a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_PW (_ULCAST_(1) << 24)
529a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_SC (_ULCAST_(1) << 25)
530a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_BI (_ULCAST_(1) << 26)
531a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_BP (_ULCAST_(1) << 27)
532a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
533a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
534a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
535a3ab2ae7SDaniel Schwierzeck
536a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
537a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
538a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_FTLBSETS_SHIFT (0)
539a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
540a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_FTLBWAYS_SHIFT (4)
541a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
542a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
543a3ab2ae7SDaniel Schwierzeck /* bits 10:8 in FTLB-only configurations */
544a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
545a3ab2ae7SDaniel Schwierzeck /* bits 12:8 in VTLB-FTLB only configurations */
546a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
547a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
548a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
549a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
550a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
551a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << 16)
552a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
553a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
554a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_AE (_ULCAST_(1) << 28)
555a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_IE (_ULCAST_(3) << 29)
556a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
557a3ab2ae7SDaniel Schwierzeck
558a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_NF (_ULCAST_(1) << 0)
559a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
560a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
561a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
562a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
56331d36f74SPaul Burton #define MIPS_CONF5_VP (_ULCAST_(1) << 7)
564a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
565a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
5664baa0ab6SPaul Burton #define MIPS_CONF5_L2C (_ULCAST_(1) << 10)
567a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
568a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
569a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_CV (_ULCAST_(1) << 29)
570a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF5_K (_ULCAST_(1) << 30)
571a3ab2ae7SDaniel Schwierzeck
572a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
573a3ab2ae7SDaniel Schwierzeck /* proAptiv FTLB on/off bit */
574a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
575a3ab2ae7SDaniel Schwierzeck /* FTLB probability bits */
576a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF6_FTLBP_SHIFT (16)
577819833afSPeter Tyser
578819833afSPeter Tyser #define MIPS_CONF7_WII (_ULCAST_(1) << 31)
579819833afSPeter Tyser
580819833afSPeter Tyser #define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
581819833afSPeter Tyser
582a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
583a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF7_AR (_ULCAST_(1) << 16)
584a3ab2ae7SDaniel Schwierzeck /* FTLB probability bits for R6 */
585a3ab2ae7SDaniel Schwierzeck #define MIPS_CONF7_FTLBP_SHIFT (18)
586a3ab2ae7SDaniel Schwierzeck
587a3ab2ae7SDaniel Schwierzeck /* MAAR bit definitions */
588a3ab2ae7SDaniel Schwierzeck #define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
589a3ab2ae7SDaniel Schwierzeck #define MIPS_MAAR_ADDR_SHIFT 12
590a3ab2ae7SDaniel Schwierzeck #define MIPS_MAAR_S (_ULCAST_(1) << 1)
591a3ab2ae7SDaniel Schwierzeck #define MIPS_MAAR_V (_ULCAST_(1) << 0)
592a3ab2ae7SDaniel Schwierzeck
593a3ab2ae7SDaniel Schwierzeck /* CMGCRBase bit definitions */
594a3ab2ae7SDaniel Schwierzeck #define MIPS_CMGCRB_BASE 11
595a3ab2ae7SDaniel Schwierzeck #define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
596a3ab2ae7SDaniel Schwierzeck
597a3ab2ae7SDaniel Schwierzeck /*
598a3ab2ae7SDaniel Schwierzeck * Bits in the MIPS32 Memory Segmentation registers.
599a3ab2ae7SDaniel Schwierzeck */
600a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_PA_SHIFT 9
601a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
602a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_AM_SHIFT 4
603a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
604a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_EU_SHIFT 3
605a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
606a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_C_SHIFT 0
607a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
608a3ab2ae7SDaniel Schwierzeck
609a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_UUSK _ULCAST_(7)
610a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_USK _ULCAST_(5)
611a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_MUSUK _ULCAST_(4)
612a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_MUSK _ULCAST_(3)
613a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_MSK _ULCAST_(2)
614a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_MK _ULCAST_(1)
615a3ab2ae7SDaniel Schwierzeck #define MIPS_SEGCFG_UK _ULCAST_(0)
616a3ab2ae7SDaniel Schwierzeck
617a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_GDI_SHIFT 24
618a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_GDI_MASK 0x3f000000
619a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_UDI_SHIFT 18
620a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_UDI_MASK 0x00fc0000
621a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_MDI_SHIFT 12
622a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_MDI_MASK 0x0003f000
623a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_PTI_SHIFT 6
624a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_PTI_MASK 0x00000fc0
625a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_PTEI_SHIFT 0
626a3ab2ae7SDaniel Schwierzeck #define MIPS_PWFIELD_PTEI_MASK 0x0000003f
627a3ab2ae7SDaniel Schwierzeck
628a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_GDW_SHIFT 24
629a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_GDW_MASK 0x3f000000
630a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_UDW_SHIFT 18
631a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_UDW_MASK 0x00fc0000
632a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_MDW_SHIFT 12
633a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_MDW_MASK 0x0003f000
634a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_PTW_SHIFT 6
635a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_PTW_MASK 0x00000fc0
636a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_PTEW_SHIFT 0
637a3ab2ae7SDaniel Schwierzeck #define MIPS_PWSIZE_PTEW_MASK 0x0000003f
638a3ab2ae7SDaniel Schwierzeck
639a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_PWEN_SHIFT 31
640a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_PWEN_MASK 0x80000000
641a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_DPH_SHIFT 7
642a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_DPH_MASK 0x00000080
643a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_HUGEPG_SHIFT 6
644a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_HUGEPG_MASK 0x00000060
645a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_PSN_SHIFT 0
646a3ab2ae7SDaniel Schwierzeck #define MIPS_PWCTL_PSN_MASK 0x0000003f
647a3ab2ae7SDaniel Schwierzeck
648a3ab2ae7SDaniel Schwierzeck /* CDMMBase register bit definitions */
649a3ab2ae7SDaniel Schwierzeck #define MIPS_CDMMBASE_SIZE_SHIFT 0
650a3ab2ae7SDaniel Schwierzeck #define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
651a3ab2ae7SDaniel Schwierzeck #define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
652a3ab2ae7SDaniel Schwierzeck #define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
653a3ab2ae7SDaniel Schwierzeck #define MIPS_CDMMBASE_ADDR_SHIFT 11
654a3ab2ae7SDaniel Schwierzeck #define MIPS_CDMMBASE_ADDR_START 15
655a3ab2ae7SDaniel Schwierzeck
656a3ab2ae7SDaniel Schwierzeck /*
657a3ab2ae7SDaniel Schwierzeck * Bitfields in the TX39 family CP0 Configuration Register 3
658a3ab2ae7SDaniel Schwierzeck */
659a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_SHIFT 19
660a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_MASK 0x00380000
661a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_1KB 0x00000000
662a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_2KB 0x00080000
663a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_4KB 0x00100000
664a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_8KB 0x00180000
665a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICS_16KB 0x00200000
666a3ab2ae7SDaniel Schwierzeck
667a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_SHIFT 16
668a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_MASK 0x00070000
669a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_1KB 0x00000000
670a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_2KB 0x00010000
671a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_4KB 0x00020000
672a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_8KB 0x00030000
673a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCS_16KB 0x00040000
674a3ab2ae7SDaniel Schwierzeck
675a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_CWFON 0x00004000
676a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_WBON 0x00002000
677a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_RF_SHIFT 10
678a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_RF_MASK 0x00000c00
679a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DOZE 0x00000200
680a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_HALT 0x00000100
681a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_LOCK 0x00000080
682a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_ICE 0x00000020
683a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DCE 0x00000010
684a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_IRSIZE_SHIFT 2
685a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_IRSIZE_MASK 0x0000000c
686a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DRSIZE_SHIFT 0
687a3ab2ae7SDaniel Schwierzeck #define TX39_CONF_DRSIZE_MASK 0x00000003
688a3ab2ae7SDaniel Schwierzeck
689a3ab2ae7SDaniel Schwierzeck /*
690a3ab2ae7SDaniel Schwierzeck * Interesting Bits in the R10K CP0 Branch Diagnostic Register
691a3ab2ae7SDaniel Schwierzeck */
692a3ab2ae7SDaniel Schwierzeck /* Disable Branch Target Address Cache */
693a3ab2ae7SDaniel Schwierzeck #define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
694a3ab2ae7SDaniel Schwierzeck /* Enable Branch Prediction Global History */
695a3ab2ae7SDaniel Schwierzeck #define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
696a3ab2ae7SDaniel Schwierzeck /* Disable Branch Return Cache */
697a3ab2ae7SDaniel Schwierzeck #define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
698a3ab2ae7SDaniel Schwierzeck
699a3ab2ae7SDaniel Schwierzeck /*
700a3ab2ae7SDaniel Schwierzeck * Coprocessor 1 (FPU) register names
701a3ab2ae7SDaniel Schwierzeck */
702a3ab2ae7SDaniel Schwierzeck #define CP1_REVISION $0
703a3ab2ae7SDaniel Schwierzeck #define CP1_UFR $1
704a3ab2ae7SDaniel Schwierzeck #define CP1_UNFR $4
705a3ab2ae7SDaniel Schwierzeck #define CP1_FCCR $25
706a3ab2ae7SDaniel Schwierzeck #define CP1_FEXR $26
707a3ab2ae7SDaniel Schwierzeck #define CP1_FENR $28
708a3ab2ae7SDaniel Schwierzeck #define CP1_STATUS $31
709a3ab2ae7SDaniel Schwierzeck
710a3ab2ae7SDaniel Schwierzeck
711819833afSPeter Tyser /*
712819833afSPeter Tyser * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
713819833afSPeter Tyser */
714819833afSPeter Tyser #define MIPS_FPIR_S (_ULCAST_(1) << 16)
715819833afSPeter Tyser #define MIPS_FPIR_D (_ULCAST_(1) << 17)
716819833afSPeter Tyser #define MIPS_FPIR_PS (_ULCAST_(1) << 18)
717819833afSPeter Tyser #define MIPS_FPIR_3D (_ULCAST_(1) << 19)
718819833afSPeter Tyser #define MIPS_FPIR_W (_ULCAST_(1) << 20)
719819833afSPeter Tyser #define MIPS_FPIR_L (_ULCAST_(1) << 21)
720819833afSPeter Tyser #define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
721a3ab2ae7SDaniel Schwierzeck #define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
722a3ab2ae7SDaniel Schwierzeck #define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
723a3ab2ae7SDaniel Schwierzeck #define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
724a3ab2ae7SDaniel Schwierzeck
725a3ab2ae7SDaniel Schwierzeck /*
726a3ab2ae7SDaniel Schwierzeck * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
727a3ab2ae7SDaniel Schwierzeck */
728a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_CONDX_S 0
729a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
730a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND0_S 0
731a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
732a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND1_S 1
733a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
734a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND2_S 2
735a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
736a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND3_S 3
737a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
738a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND4_S 4
739a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
740a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND5_S 5
741a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
742a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND6_S 6
743a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
744a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND7_S 7
745a3ab2ae7SDaniel Schwierzeck #define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
746a3ab2ae7SDaniel Schwierzeck
747a3ab2ae7SDaniel Schwierzeck /*
748a3ab2ae7SDaniel Schwierzeck * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
749a3ab2ae7SDaniel Schwierzeck */
750a3ab2ae7SDaniel Schwierzeck #define MIPS_FENR_FS_S 2
751a3ab2ae7SDaniel Schwierzeck #define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
752a3ab2ae7SDaniel Schwierzeck
753a3ab2ae7SDaniel Schwierzeck /*
754a3ab2ae7SDaniel Schwierzeck * FPU Status Register Values
755a3ab2ae7SDaniel Schwierzeck */
756a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND_S 23 /* $fcc0 */
757a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
758a3ab2ae7SDaniel Schwierzeck
759a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
760a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
761a3ab2ae7SDaniel Schwierzeck
762a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
763a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
764a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND1_S 25 /* $fcc1 */
765a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
766a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND2_S 26 /* $fcc2 */
767a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
768a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND3_S 27 /* $fcc3 */
769a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
770a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND4_S 28 /* $fcc4 */
771a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
772a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND5_S 29 /* $fcc5 */
773a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
774a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND6_S 30 /* $fcc6 */
775a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
776a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND7_S 31 /* $fcc7 */
777a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
778a3ab2ae7SDaniel Schwierzeck
779a3ab2ae7SDaniel Schwierzeck /*
780a3ab2ae7SDaniel Schwierzeck * Bits 22:20 of the FPU Status Register will be read as 0,
781a3ab2ae7SDaniel Schwierzeck * and should be written as zero.
782a3ab2ae7SDaniel Schwierzeck */
783a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_RSVD (_ULCAST_(7) << 20)
784a3ab2ae7SDaniel Schwierzeck
785a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
786a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
787a3ab2ae7SDaniel Schwierzeck
788a3ab2ae7SDaniel Schwierzeck /*
789a3ab2ae7SDaniel Schwierzeck * X the exception cause indicator
790a3ab2ae7SDaniel Schwierzeck * E the exception enable
791a3ab2ae7SDaniel Schwierzeck * S the sticky/flag bit
792a3ab2ae7SDaniel Schwierzeck */
793a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_ALL_X 0x0003f000
794a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_UNI_X 0x00020000
795a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_INV_X 0x00010000
796a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_DIV_X 0x00008000
797a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_OVF_X 0x00004000
798a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_UDF_X 0x00002000
799a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_INE_X 0x00001000
800a3ab2ae7SDaniel Schwierzeck
801a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_ALL_E 0x00000f80
802a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_INV_E 0x00000800
803a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_DIV_E 0x00000400
804a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_OVF_E 0x00000200
805a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_UDF_E 0x00000100
806a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_INE_E 0x00000080
807a3ab2ae7SDaniel Schwierzeck
808a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_ALL_S 0x0000007c
809a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_INV_S 0x00000040
810a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_DIV_S 0x00000020
811a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_OVF_S 0x00000010
812a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_UDF_S 0x00000008
813a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_INE_S 0x00000004
814a3ab2ae7SDaniel Schwierzeck
815a3ab2ae7SDaniel Schwierzeck /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
816a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_RM 0x00000003
817a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_RN 0x0 /* nearest */
818a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_RZ 0x1 /* towards zero */
819a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_RU 0x2 /* towards +Infinity */
820a3ab2ae7SDaniel Schwierzeck #define FPU_CSR_RD 0x3 /* towards -Infinity */
821a3ab2ae7SDaniel Schwierzeck
822819833afSPeter Tyser
823819833afSPeter Tyser #ifndef __ASSEMBLY__
824819833afSPeter Tyser
825819833afSPeter Tyser /*
826a3ab2ae7SDaniel Schwierzeck * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
827a3ab2ae7SDaniel Schwierzeck */
828a3ab2ae7SDaniel Schwierzeck #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
829a3ab2ae7SDaniel Schwierzeck defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
830a3ab2ae7SDaniel Schwierzeck #define get_isa16_mode(x) ((x) & 0x1)
831a3ab2ae7SDaniel Schwierzeck #define msk_isa16_mode(x) ((x) & ~0x1)
832a3ab2ae7SDaniel Schwierzeck #define set_isa16_mode(x) do { (x) |= 0x1; } while (0)
833a3ab2ae7SDaniel Schwierzeck #else
834a3ab2ae7SDaniel Schwierzeck #define get_isa16_mode(x) 0
835a3ab2ae7SDaniel Schwierzeck #define msk_isa16_mode(x) (x)
836a3ab2ae7SDaniel Schwierzeck #define set_isa16_mode(x) do { } while (0)
837a3ab2ae7SDaniel Schwierzeck #endif
838a3ab2ae7SDaniel Schwierzeck
839a3ab2ae7SDaniel Schwierzeck /*
840a3ab2ae7SDaniel Schwierzeck * microMIPS instructions can be 16-bit or 32-bit in length. This
841a3ab2ae7SDaniel Schwierzeck * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
842a3ab2ae7SDaniel Schwierzeck */
mm_insn_16bit(u16 insn)843a3ab2ae7SDaniel Schwierzeck static inline int mm_insn_16bit(u16 insn)
844a3ab2ae7SDaniel Schwierzeck {
845a3ab2ae7SDaniel Schwierzeck u16 opcode = (insn >> 10) & 0x7;
846a3ab2ae7SDaniel Schwierzeck
847a3ab2ae7SDaniel Schwierzeck return (opcode >= 1 && opcode <= 3) ? 1 : 0;
848a3ab2ae7SDaniel Schwierzeck }
849a3ab2ae7SDaniel Schwierzeck
850a3ab2ae7SDaniel Schwierzeck /*
851a3ab2ae7SDaniel Schwierzeck * TLB Invalidate Flush
852a3ab2ae7SDaniel Schwierzeck */
tlbinvf(void)853a3ab2ae7SDaniel Schwierzeck static inline void tlbinvf(void)
854a3ab2ae7SDaniel Schwierzeck {
855a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__(
856a3ab2ae7SDaniel Schwierzeck ".set push\n\t"
857a3ab2ae7SDaniel Schwierzeck ".set noreorder\n\t"
858a3ab2ae7SDaniel Schwierzeck ".word 0x42000004\n\t" /* tlbinvf */
859a3ab2ae7SDaniel Schwierzeck ".set pop");
860a3ab2ae7SDaniel Schwierzeck }
861a3ab2ae7SDaniel Schwierzeck
862a3ab2ae7SDaniel Schwierzeck
863a3ab2ae7SDaniel Schwierzeck /*
864819833afSPeter Tyser * Functions to access the R10000 performance counters. These are basically
865819833afSPeter Tyser * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
866819833afSPeter Tyser * performance counter number encoded into bits 1 ... 5 of the instruction.
867819833afSPeter Tyser * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
868819833afSPeter Tyser * disassembler these will look like an access to sel 0 or 1.
869819833afSPeter Tyser */
870819833afSPeter Tyser #define read_r10k_perf_cntr(counter) \
871819833afSPeter Tyser ({ \
872819833afSPeter Tyser unsigned int __res; \
873819833afSPeter Tyser __asm__ __volatile__( \
874819833afSPeter Tyser "mfpc\t%0, %1" \
875819833afSPeter Tyser : "=r" (__res) \
876819833afSPeter Tyser : "i" (counter)); \
877819833afSPeter Tyser \
878819833afSPeter Tyser __res; \
879819833afSPeter Tyser })
880819833afSPeter Tyser
881819833afSPeter Tyser #define write_r10k_perf_cntr(counter,val) \
882819833afSPeter Tyser do { \
883819833afSPeter Tyser __asm__ __volatile__( \
884819833afSPeter Tyser "mtpc\t%0, %1" \
885819833afSPeter Tyser : \
886819833afSPeter Tyser : "r" (val), "i" (counter)); \
887819833afSPeter Tyser } while (0)
888819833afSPeter Tyser
889819833afSPeter Tyser #define read_r10k_perf_event(counter) \
890819833afSPeter Tyser ({ \
891819833afSPeter Tyser unsigned int __res; \
892819833afSPeter Tyser __asm__ __volatile__( \
893819833afSPeter Tyser "mfps\t%0, %1" \
894819833afSPeter Tyser : "=r" (__res) \
895819833afSPeter Tyser : "i" (counter)); \
896819833afSPeter Tyser \
897819833afSPeter Tyser __res; \
898819833afSPeter Tyser })
899819833afSPeter Tyser
900819833afSPeter Tyser #define write_r10k_perf_cntl(counter,val) \
901819833afSPeter Tyser do { \
902819833afSPeter Tyser __asm__ __volatile__( \
903819833afSPeter Tyser "mtps\t%0, %1" \
904819833afSPeter Tyser : \
905819833afSPeter Tyser : "r" (val), "i" (counter)); \
906819833afSPeter Tyser } while (0)
907819833afSPeter Tyser
908a3ab2ae7SDaniel Schwierzeck
909819833afSPeter Tyser /*
910819833afSPeter Tyser * Macros to access the system control coprocessor
911819833afSPeter Tyser */
912819833afSPeter Tyser
913819833afSPeter Tyser #define __read_32bit_c0_register(source, sel) \
91473a4152bSChris Packham ({ unsigned int __res; \
915819833afSPeter Tyser if (sel == 0) \
916819833afSPeter Tyser __asm__ __volatile__( \
917819833afSPeter Tyser "mfc0\t%0, " #source "\n\t" \
918819833afSPeter Tyser : "=r" (__res)); \
919819833afSPeter Tyser else \
920819833afSPeter Tyser __asm__ __volatile__( \
921819833afSPeter Tyser ".set\tmips32\n\t" \
922819833afSPeter Tyser "mfc0\t%0, " #source ", " #sel "\n\t" \
923819833afSPeter Tyser ".set\tmips0\n\t" \
924819833afSPeter Tyser : "=r" (__res)); \
925819833afSPeter Tyser __res; \
926819833afSPeter Tyser })
927819833afSPeter Tyser
928819833afSPeter Tyser #define __read_64bit_c0_register(source, sel) \
929819833afSPeter Tyser ({ unsigned long long __res; \
930819833afSPeter Tyser if (sizeof(unsigned long) == 4) \
931819833afSPeter Tyser __res = __read_64bit_c0_split(source, sel); \
932819833afSPeter Tyser else if (sel == 0) \
933819833afSPeter Tyser __asm__ __volatile__( \
934819833afSPeter Tyser ".set\tmips3\n\t" \
935819833afSPeter Tyser "dmfc0\t%0, " #source "\n\t" \
936819833afSPeter Tyser ".set\tmips0" \
937819833afSPeter Tyser : "=r" (__res)); \
938819833afSPeter Tyser else \
939819833afSPeter Tyser __asm__ __volatile__( \
940819833afSPeter Tyser ".set\tmips64\n\t" \
941819833afSPeter Tyser "dmfc0\t%0, " #source ", " #sel "\n\t" \
942819833afSPeter Tyser ".set\tmips0" \
943819833afSPeter Tyser : "=r" (__res)); \
944819833afSPeter Tyser __res; \
945819833afSPeter Tyser })
946819833afSPeter Tyser
947819833afSPeter Tyser #define __write_32bit_c0_register(register, sel, value) \
948819833afSPeter Tyser do { \
949819833afSPeter Tyser if (sel == 0) \
950819833afSPeter Tyser __asm__ __volatile__( \
951819833afSPeter Tyser "mtc0\t%z0, " #register "\n\t" \
952819833afSPeter Tyser : : "Jr" ((unsigned int)(value))); \
953819833afSPeter Tyser else \
954819833afSPeter Tyser __asm__ __volatile__( \
955819833afSPeter Tyser ".set\tmips32\n\t" \
956819833afSPeter Tyser "mtc0\t%z0, " #register ", " #sel "\n\t" \
957819833afSPeter Tyser ".set\tmips0" \
958819833afSPeter Tyser : : "Jr" ((unsigned int)(value))); \
959819833afSPeter Tyser } while (0)
960819833afSPeter Tyser
961819833afSPeter Tyser #define __write_64bit_c0_register(register, sel, value) \
962819833afSPeter Tyser do { \
963819833afSPeter Tyser if (sizeof(unsigned long) == 4) \
964819833afSPeter Tyser __write_64bit_c0_split(register, sel, value); \
965819833afSPeter Tyser else if (sel == 0) \
966819833afSPeter Tyser __asm__ __volatile__( \
967819833afSPeter Tyser ".set\tmips3\n\t" \
968819833afSPeter Tyser "dmtc0\t%z0, " #register "\n\t" \
969819833afSPeter Tyser ".set\tmips0" \
970819833afSPeter Tyser : : "Jr" (value)); \
971819833afSPeter Tyser else \
972819833afSPeter Tyser __asm__ __volatile__( \
973819833afSPeter Tyser ".set\tmips64\n\t" \
974819833afSPeter Tyser "dmtc0\t%z0, " #register ", " #sel "\n\t" \
975819833afSPeter Tyser ".set\tmips0" \
976819833afSPeter Tyser : : "Jr" (value)); \
977819833afSPeter Tyser } while (0)
978819833afSPeter Tyser
979819833afSPeter Tyser #define __read_ulong_c0_register(reg, sel) \
980819833afSPeter Tyser ((sizeof(unsigned long) == 4) ? \
981819833afSPeter Tyser (unsigned long) __read_32bit_c0_register(reg, sel) : \
982819833afSPeter Tyser (unsigned long) __read_64bit_c0_register(reg, sel))
983819833afSPeter Tyser
984819833afSPeter Tyser #define __write_ulong_c0_register(reg, sel, val) \
985819833afSPeter Tyser do { \
986819833afSPeter Tyser if (sizeof(unsigned long) == 4) \
987819833afSPeter Tyser __write_32bit_c0_register(reg, sel, val); \
988819833afSPeter Tyser else \
989819833afSPeter Tyser __write_64bit_c0_register(reg, sel, val); \
990819833afSPeter Tyser } while (0)
991819833afSPeter Tyser
992819833afSPeter Tyser /*
993819833afSPeter Tyser * On RM7000/RM9000 these are uses to access cop0 set 1 registers
994819833afSPeter Tyser */
995819833afSPeter Tyser #define __read_32bit_c0_ctrl_register(source) \
99673a4152bSChris Packham ({ unsigned int __res; \
997819833afSPeter Tyser __asm__ __volatile__( \
998819833afSPeter Tyser "cfc0\t%0, " #source "\n\t" \
999819833afSPeter Tyser : "=r" (__res)); \
1000819833afSPeter Tyser __res; \
1001819833afSPeter Tyser })
1002819833afSPeter Tyser
1003819833afSPeter Tyser #define __write_32bit_c0_ctrl_register(register, value) \
1004819833afSPeter Tyser do { \
1005819833afSPeter Tyser __asm__ __volatile__( \
1006819833afSPeter Tyser "ctc0\t%z0, " #register "\n\t" \
1007819833afSPeter Tyser : : "Jr" ((unsigned int)(value))); \
1008819833afSPeter Tyser } while (0)
1009819833afSPeter Tyser
1010819833afSPeter Tyser /*
1011819833afSPeter Tyser * These versions are only needed for systems with more than 38 bits of
1012819833afSPeter Tyser * physical address space running the 32-bit kernel. That's none atm :-)
1013819833afSPeter Tyser */
1014819833afSPeter Tyser #define __read_64bit_c0_split(source, sel) \
1015819833afSPeter Tyser ({ \
1016819833afSPeter Tyser unsigned long long __val; \
1017819833afSPeter Tyser unsigned long __flags; \
1018819833afSPeter Tyser \
1019819833afSPeter Tyser local_irq_save(__flags); \
1020819833afSPeter Tyser if (sel == 0) \
1021819833afSPeter Tyser __asm__ __volatile__( \
1022819833afSPeter Tyser ".set\tmips64\n\t" \
1023819833afSPeter Tyser "dmfc0\t%M0, " #source "\n\t" \
1024819833afSPeter Tyser "dsll\t%L0, %M0, 32\n\t" \
1025a3ab2ae7SDaniel Schwierzeck "dsra\t%M0, %M0, 32\n\t" \
1026a3ab2ae7SDaniel Schwierzeck "dsra\t%L0, %L0, 32\n\t" \
1027819833afSPeter Tyser ".set\tmips0" \
1028819833afSPeter Tyser : "=r" (__val)); \
1029819833afSPeter Tyser else \
1030819833afSPeter Tyser __asm__ __volatile__( \
1031819833afSPeter Tyser ".set\tmips64\n\t" \
1032819833afSPeter Tyser "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1033819833afSPeter Tyser "dsll\t%L0, %M0, 32\n\t" \
1034a3ab2ae7SDaniel Schwierzeck "dsra\t%M0, %M0, 32\n\t" \
1035a3ab2ae7SDaniel Schwierzeck "dsra\t%L0, %L0, 32\n\t" \
1036819833afSPeter Tyser ".set\tmips0" \
1037819833afSPeter Tyser : "=r" (__val)); \
1038819833afSPeter Tyser local_irq_restore(__flags); \
1039819833afSPeter Tyser \
1040819833afSPeter Tyser __val; \
1041819833afSPeter Tyser })
1042819833afSPeter Tyser
1043819833afSPeter Tyser #define __write_64bit_c0_split(source, sel, val) \
1044819833afSPeter Tyser do { \
1045819833afSPeter Tyser unsigned long __flags; \
1046819833afSPeter Tyser \
1047819833afSPeter Tyser local_irq_save(__flags); \
1048819833afSPeter Tyser if (sel == 0) \
1049819833afSPeter Tyser __asm__ __volatile__( \
1050819833afSPeter Tyser ".set\tmips64\n\t" \
1051819833afSPeter Tyser "dsll\t%L0, %L0, 32\n\t" \
1052819833afSPeter Tyser "dsrl\t%L0, %L0, 32\n\t" \
1053819833afSPeter Tyser "dsll\t%M0, %M0, 32\n\t" \
1054819833afSPeter Tyser "or\t%L0, %L0, %M0\n\t" \
1055819833afSPeter Tyser "dmtc0\t%L0, " #source "\n\t" \
1056819833afSPeter Tyser ".set\tmips0" \
1057819833afSPeter Tyser : : "r" (val)); \
1058819833afSPeter Tyser else \
1059819833afSPeter Tyser __asm__ __volatile__( \
1060819833afSPeter Tyser ".set\tmips64\n\t" \
1061819833afSPeter Tyser "dsll\t%L0, %L0, 32\n\t" \
1062819833afSPeter Tyser "dsrl\t%L0, %L0, 32\n\t" \
1063819833afSPeter Tyser "dsll\t%M0, %M0, 32\n\t" \
1064819833afSPeter Tyser "or\t%L0, %L0, %M0\n\t" \
1065819833afSPeter Tyser "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1066819833afSPeter Tyser ".set\tmips0" \
1067819833afSPeter Tyser : : "r" (val)); \
1068819833afSPeter Tyser local_irq_restore(__flags); \
1069819833afSPeter Tyser } while (0)
1070819833afSPeter Tyser
1071a3ab2ae7SDaniel Schwierzeck #define __readx_32bit_c0_register(source) \
1072a3ab2ae7SDaniel Schwierzeck ({ \
1073a3ab2ae7SDaniel Schwierzeck unsigned int __res; \
1074a3ab2ae7SDaniel Schwierzeck \
1075a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1076a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1077a3ab2ae7SDaniel Schwierzeck " .set noat \n" \
1078a3ab2ae7SDaniel Schwierzeck " .set mips32r2 \n" \
1079a3ab2ae7SDaniel Schwierzeck " .insn \n" \
1080a3ab2ae7SDaniel Schwierzeck " # mfhc0 $1, %1 \n" \
1081a3ab2ae7SDaniel Schwierzeck " .word (0x40410000 | ((%1 & 0x1f) << 11)) \n" \
1082a3ab2ae7SDaniel Schwierzeck " move %0, $1 \n" \
1083a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1084a3ab2ae7SDaniel Schwierzeck : "=r" (__res) \
1085a3ab2ae7SDaniel Schwierzeck : "i" (source)); \
1086a3ab2ae7SDaniel Schwierzeck __res; \
1087a3ab2ae7SDaniel Schwierzeck })
1088a3ab2ae7SDaniel Schwierzeck
1089a3ab2ae7SDaniel Schwierzeck #define __writex_32bit_c0_register(register, value) \
1090a3ab2ae7SDaniel Schwierzeck ({ \
1091a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1092a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1093a3ab2ae7SDaniel Schwierzeck " .set noat \n" \
1094a3ab2ae7SDaniel Schwierzeck " .set mips32r2 \n" \
1095a3ab2ae7SDaniel Schwierzeck " move $1, %0 \n" \
1096a3ab2ae7SDaniel Schwierzeck " # mthc0 $1, %1 \n" \
1097a3ab2ae7SDaniel Schwierzeck " .insn \n" \
1098a3ab2ae7SDaniel Schwierzeck " .word (0x40c10000 | ((%1 & 0x1f) << 11)) \n" \
1099a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1100a3ab2ae7SDaniel Schwierzeck : \
1101a3ab2ae7SDaniel Schwierzeck : "r" (value), "i" (register)); \
1102a3ab2ae7SDaniel Schwierzeck })
1103a3ab2ae7SDaniel Schwierzeck
1104819833afSPeter Tyser #define read_c0_index() __read_32bit_c0_register($0, 0)
1105819833afSPeter Tyser #define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1106819833afSPeter Tyser
1107a3ab2ae7SDaniel Schwierzeck #define read_c0_random() __read_32bit_c0_register($1, 0)
1108a3ab2ae7SDaniel Schwierzeck #define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1109a3ab2ae7SDaniel Schwierzeck
1110819833afSPeter Tyser #define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1111819833afSPeter Tyser #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1112819833afSPeter Tyser
1113a3ab2ae7SDaniel Schwierzeck #define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1114a3ab2ae7SDaniel Schwierzeck #define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1115a3ab2ae7SDaniel Schwierzeck
1116819833afSPeter Tyser #define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1117819833afSPeter Tyser #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1118819833afSPeter Tyser
1119a3ab2ae7SDaniel Schwierzeck #define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1120a3ab2ae7SDaniel Schwierzeck #define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1121a3ab2ae7SDaniel Schwierzeck
1122819833afSPeter Tyser #define read_c0_conf() __read_32bit_c0_register($3, 0)
1123819833afSPeter Tyser #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1124819833afSPeter Tyser
1125819833afSPeter Tyser #define read_c0_context() __read_ulong_c0_register($4, 0)
1126819833afSPeter Tyser #define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1127819833afSPeter Tyser
1128819833afSPeter Tyser #define read_c0_userlocal() __read_ulong_c0_register($4, 2)
1129819833afSPeter Tyser #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
1130819833afSPeter Tyser
1131819833afSPeter Tyser #define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1132819833afSPeter Tyser #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1133819833afSPeter Tyser
1134a3ab2ae7SDaniel Schwierzeck #define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
1135a3ab2ae7SDaniel Schwierzeck #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
1136a3ab2ae7SDaniel Schwierzeck
1137819833afSPeter Tyser #define read_c0_wired() __read_32bit_c0_register($6, 0)
1138819833afSPeter Tyser #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1139819833afSPeter Tyser
1140819833afSPeter Tyser #define read_c0_info() __read_32bit_c0_register($7, 0)
1141819833afSPeter Tyser
1142819833afSPeter Tyser #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
1143819833afSPeter Tyser #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1144819833afSPeter Tyser
1145819833afSPeter Tyser #define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1146819833afSPeter Tyser #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1147819833afSPeter Tyser
1148819833afSPeter Tyser #define read_c0_count() __read_32bit_c0_register($9, 0)
1149819833afSPeter Tyser #define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1150819833afSPeter Tyser
1151819833afSPeter Tyser #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1152819833afSPeter Tyser #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1153819833afSPeter Tyser
1154819833afSPeter Tyser #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1155819833afSPeter Tyser #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1156819833afSPeter Tyser
1157819833afSPeter Tyser #define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1158819833afSPeter Tyser #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1159819833afSPeter Tyser
1160819833afSPeter Tyser #define read_c0_compare() __read_32bit_c0_register($11, 0)
1161819833afSPeter Tyser #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1162819833afSPeter Tyser
1163819833afSPeter Tyser #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1164819833afSPeter Tyser #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1165819833afSPeter Tyser
1166819833afSPeter Tyser #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1167819833afSPeter Tyser #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1168819833afSPeter Tyser
1169819833afSPeter Tyser #define read_c0_status() __read_32bit_c0_register($12, 0)
1170a3ab2ae7SDaniel Schwierzeck
1171819833afSPeter Tyser #define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1172819833afSPeter Tyser
1173819833afSPeter Tyser #define read_c0_cause() __read_32bit_c0_register($13, 0)
1174819833afSPeter Tyser #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1175819833afSPeter Tyser
1176819833afSPeter Tyser #define read_c0_epc() __read_ulong_c0_register($14, 0)
1177819833afSPeter Tyser #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1178819833afSPeter Tyser
1179819833afSPeter Tyser #define read_c0_prid() __read_32bit_c0_register($15, 0)
1180819833afSPeter Tyser
1181a3ab2ae7SDaniel Schwierzeck #define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1182a3ab2ae7SDaniel Schwierzeck
1183819833afSPeter Tyser #define read_c0_config() __read_32bit_c0_register($16, 0)
1184819833afSPeter Tyser #define read_c0_config1() __read_32bit_c0_register($16, 1)
1185819833afSPeter Tyser #define read_c0_config2() __read_32bit_c0_register($16, 2)
1186819833afSPeter Tyser #define read_c0_config3() __read_32bit_c0_register($16, 3)
1187819833afSPeter Tyser #define read_c0_config4() __read_32bit_c0_register($16, 4)
1188819833afSPeter Tyser #define read_c0_config5() __read_32bit_c0_register($16, 5)
1189819833afSPeter Tyser #define read_c0_config6() __read_32bit_c0_register($16, 6)
1190819833afSPeter Tyser #define read_c0_config7() __read_32bit_c0_register($16, 7)
1191819833afSPeter Tyser #define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1192819833afSPeter Tyser #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1193819833afSPeter Tyser #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1194819833afSPeter Tyser #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
1195819833afSPeter Tyser #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1196819833afSPeter Tyser #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1197819833afSPeter Tyser #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1198819833afSPeter Tyser #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
1199819833afSPeter Tyser
1200a3ab2ae7SDaniel Schwierzeck #define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1201a3ab2ae7SDaniel Schwierzeck #define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
1202a3ab2ae7SDaniel Schwierzeck #define read_c0_maar() __read_ulong_c0_register($17, 1)
1203a3ab2ae7SDaniel Schwierzeck #define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1204a3ab2ae7SDaniel Schwierzeck #define read_c0_maari() __read_32bit_c0_register($17, 2)
1205a3ab2ae7SDaniel Schwierzeck #define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1206a3ab2ae7SDaniel Schwierzeck
1207819833afSPeter Tyser /*
1208819833afSPeter Tyser * The WatchLo register. There may be up to 8 of them.
1209819833afSPeter Tyser */
1210819833afSPeter Tyser #define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1211819833afSPeter Tyser #define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1212819833afSPeter Tyser #define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1213819833afSPeter Tyser #define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1214819833afSPeter Tyser #define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1215819833afSPeter Tyser #define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1216819833afSPeter Tyser #define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1217819833afSPeter Tyser #define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1218819833afSPeter Tyser #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1219819833afSPeter Tyser #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1220819833afSPeter Tyser #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1221819833afSPeter Tyser #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1222819833afSPeter Tyser #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1223819833afSPeter Tyser #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1224819833afSPeter Tyser #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1225819833afSPeter Tyser #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1226819833afSPeter Tyser
1227819833afSPeter Tyser /*
1228819833afSPeter Tyser * The WatchHi register. There may be up to 8 of them.
1229819833afSPeter Tyser */
1230819833afSPeter Tyser #define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1231819833afSPeter Tyser #define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1232819833afSPeter Tyser #define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1233819833afSPeter Tyser #define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1234819833afSPeter Tyser #define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1235819833afSPeter Tyser #define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1236819833afSPeter Tyser #define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1237819833afSPeter Tyser #define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1238819833afSPeter Tyser
1239819833afSPeter Tyser #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1240819833afSPeter Tyser #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1241819833afSPeter Tyser #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1242819833afSPeter Tyser #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1243819833afSPeter Tyser #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1244819833afSPeter Tyser #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1245819833afSPeter Tyser #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1246819833afSPeter Tyser #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1247819833afSPeter Tyser
1248819833afSPeter Tyser #define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1249819833afSPeter Tyser #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1250819833afSPeter Tyser
1251819833afSPeter Tyser #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1252819833afSPeter Tyser #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1253819833afSPeter Tyser
1254819833afSPeter Tyser #define read_c0_framemask() __read_32bit_c0_register($21, 0)
1255819833afSPeter Tyser #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1256819833afSPeter Tyser
1257819833afSPeter Tyser #define read_c0_diag() __read_32bit_c0_register($22, 0)
1258819833afSPeter Tyser #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1259819833afSPeter Tyser
1260a3ab2ae7SDaniel Schwierzeck /* R10K CP0 Branch Diagnostic register is 64bits wide */
1261a3ab2ae7SDaniel Schwierzeck #define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1262a3ab2ae7SDaniel Schwierzeck #define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1263a3ab2ae7SDaniel Schwierzeck
1264819833afSPeter Tyser #define read_c0_diag1() __read_32bit_c0_register($22, 1)
1265819833afSPeter Tyser #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1266819833afSPeter Tyser
1267819833afSPeter Tyser #define read_c0_diag2() __read_32bit_c0_register($22, 2)
1268819833afSPeter Tyser #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1269819833afSPeter Tyser
1270819833afSPeter Tyser #define read_c0_diag3() __read_32bit_c0_register($22, 3)
1271819833afSPeter Tyser #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1272819833afSPeter Tyser
1273819833afSPeter Tyser #define read_c0_diag4() __read_32bit_c0_register($22, 4)
1274819833afSPeter Tyser #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1275819833afSPeter Tyser
1276819833afSPeter Tyser #define read_c0_diag5() __read_32bit_c0_register($22, 5)
1277819833afSPeter Tyser #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1278819833afSPeter Tyser
1279819833afSPeter Tyser #define read_c0_debug() __read_32bit_c0_register($23, 0)
1280819833afSPeter Tyser #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1281819833afSPeter Tyser
1282819833afSPeter Tyser #define read_c0_depc() __read_ulong_c0_register($24, 0)
1283819833afSPeter Tyser #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1284819833afSPeter Tyser
1285819833afSPeter Tyser /*
1286819833afSPeter Tyser * MIPS32 / MIPS64 performance counters
1287819833afSPeter Tyser */
1288819833afSPeter Tyser #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
1289819833afSPeter Tyser #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1290819833afSPeter Tyser #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
1291819833afSPeter Tyser #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
1292a3ab2ae7SDaniel Schwierzeck #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1293a3ab2ae7SDaniel Schwierzeck #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1294819833afSPeter Tyser #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
1295819833afSPeter Tyser #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1296819833afSPeter Tyser #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
1297819833afSPeter Tyser #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
1298a3ab2ae7SDaniel Schwierzeck #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1299a3ab2ae7SDaniel Schwierzeck #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1300819833afSPeter Tyser #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
1301819833afSPeter Tyser #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1302819833afSPeter Tyser #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
1303819833afSPeter Tyser #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
1304a3ab2ae7SDaniel Schwierzeck #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1305a3ab2ae7SDaniel Schwierzeck #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1306819833afSPeter Tyser #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
1307819833afSPeter Tyser #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1308819833afSPeter Tyser #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
1309819833afSPeter Tyser #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1310a3ab2ae7SDaniel Schwierzeck #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1311a3ab2ae7SDaniel Schwierzeck #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1312819833afSPeter Tyser
1313819833afSPeter Tyser #define read_c0_ecc() __read_32bit_c0_register($26, 0)
1314819833afSPeter Tyser #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1315819833afSPeter Tyser
1316819833afSPeter Tyser #define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
1317819833afSPeter Tyser #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1318819833afSPeter Tyser
1319819833afSPeter Tyser #define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1320819833afSPeter Tyser
1321819833afSPeter Tyser #define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
1322819833afSPeter Tyser #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1323819833afSPeter Tyser
1324819833afSPeter Tyser #define read_c0_taglo() __read_32bit_c0_register($28, 0)
1325819833afSPeter Tyser #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1326819833afSPeter Tyser
1327819833afSPeter Tyser #define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1328819833afSPeter Tyser #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1329819833afSPeter Tyser
1330a3ab2ae7SDaniel Schwierzeck #define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1331a3ab2ae7SDaniel Schwierzeck #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1332a3ab2ae7SDaniel Schwierzeck
1333a3ab2ae7SDaniel Schwierzeck #define read_c0_staglo() __read_32bit_c0_register($28, 4)
1334a3ab2ae7SDaniel Schwierzeck #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1335a3ab2ae7SDaniel Schwierzeck
1336819833afSPeter Tyser #define read_c0_taghi() __read_32bit_c0_register($29, 0)
1337819833afSPeter Tyser #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1338819833afSPeter Tyser
1339819833afSPeter Tyser #define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1340819833afSPeter Tyser #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1341819833afSPeter Tyser
1342819833afSPeter Tyser /* MIPSR2 */
1343819833afSPeter Tyser #define read_c0_hwrena() __read_32bit_c0_register($7, 0)
1344819833afSPeter Tyser #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1345819833afSPeter Tyser
1346819833afSPeter Tyser #define read_c0_intctl() __read_32bit_c0_register($12, 1)
1347819833afSPeter Tyser #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1348819833afSPeter Tyser
1349819833afSPeter Tyser #define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1350819833afSPeter Tyser #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1351819833afSPeter Tyser
1352819833afSPeter Tyser #define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1353819833afSPeter Tyser #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1354819833afSPeter Tyser
1355819833afSPeter Tyser #define read_c0_ebase() __read_32bit_c0_register($15, 1)
1356819833afSPeter Tyser #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1357819833afSPeter Tyser
1358a3ab2ae7SDaniel Schwierzeck #define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1359a3ab2ae7SDaniel Schwierzeck #define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1360a3ab2ae7SDaniel Schwierzeck
1361a3ab2ae7SDaniel Schwierzeck /* MIPSR3 */
1362a3ab2ae7SDaniel Schwierzeck #define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1363a3ab2ae7SDaniel Schwierzeck #define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1364a3ab2ae7SDaniel Schwierzeck
1365a3ab2ae7SDaniel Schwierzeck #define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1366a3ab2ae7SDaniel Schwierzeck #define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1367a3ab2ae7SDaniel Schwierzeck
1368a3ab2ae7SDaniel Schwierzeck #define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1369a3ab2ae7SDaniel Schwierzeck #define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
1370a3ab2ae7SDaniel Schwierzeck
1371a3ab2ae7SDaniel Schwierzeck /* Hardware Page Table Walker */
1372a3ab2ae7SDaniel Schwierzeck #define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1373a3ab2ae7SDaniel Schwierzeck #define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1374a3ab2ae7SDaniel Schwierzeck
1375a3ab2ae7SDaniel Schwierzeck #define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1376a3ab2ae7SDaniel Schwierzeck #define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1377a3ab2ae7SDaniel Schwierzeck
1378a3ab2ae7SDaniel Schwierzeck #define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1379a3ab2ae7SDaniel Schwierzeck #define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1380a3ab2ae7SDaniel Schwierzeck
1381a3ab2ae7SDaniel Schwierzeck #define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1382a3ab2ae7SDaniel Schwierzeck #define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1383a3ab2ae7SDaniel Schwierzeck
1384a3ab2ae7SDaniel Schwierzeck /* Cavium OCTEON (cnMIPS) */
1385a3ab2ae7SDaniel Schwierzeck #define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1386a3ab2ae7SDaniel Schwierzeck #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1387a3ab2ae7SDaniel Schwierzeck
1388a3ab2ae7SDaniel Schwierzeck #define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1389a3ab2ae7SDaniel Schwierzeck #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1390a3ab2ae7SDaniel Schwierzeck
1391a3ab2ae7SDaniel Schwierzeck #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
1392a3ab2ae7SDaniel Schwierzeck #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1393a3ab2ae7SDaniel Schwierzeck /*
1394a3ab2ae7SDaniel Schwierzeck * The cacheerr registers are not standardized. On OCTEON, they are
1395a3ab2ae7SDaniel Schwierzeck * 64 bits wide.
1396a3ab2ae7SDaniel Schwierzeck */
1397a3ab2ae7SDaniel Schwierzeck #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1398a3ab2ae7SDaniel Schwierzeck #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1399a3ab2ae7SDaniel Schwierzeck
1400a3ab2ae7SDaniel Schwierzeck #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1401a3ab2ae7SDaniel Schwierzeck #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1402a3ab2ae7SDaniel Schwierzeck
1403a3ab2ae7SDaniel Schwierzeck /* BMIPS3300 */
1404a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1405a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1406a3ab2ae7SDaniel Schwierzeck
1407a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1408a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1409a3ab2ae7SDaniel Schwierzeck
1410a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1411a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1412a3ab2ae7SDaniel Schwierzeck
1413a3ab2ae7SDaniel Schwierzeck /* BMIPS43xx */
1414a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1415a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1416a3ab2ae7SDaniel Schwierzeck
1417a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1418a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1419a3ab2ae7SDaniel Schwierzeck
1420a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1421a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1422a3ab2ae7SDaniel Schwierzeck
1423a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1424a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1425a3ab2ae7SDaniel Schwierzeck
1426a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1427a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1428a3ab2ae7SDaniel Schwierzeck
1429a3ab2ae7SDaniel Schwierzeck /* BMIPS5000 */
1430a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1431a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1432a3ab2ae7SDaniel Schwierzeck
1433a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1434a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1435a3ab2ae7SDaniel Schwierzeck
1436a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1437a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1438a3ab2ae7SDaniel Schwierzeck
1439a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1440a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1441a3ab2ae7SDaniel Schwierzeck
1442a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1443a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1444a3ab2ae7SDaniel Schwierzeck
1445a3ab2ae7SDaniel Schwierzeck #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1446a3ab2ae7SDaniel Schwierzeck #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1447a3ab2ae7SDaniel Schwierzeck
1448819833afSPeter Tyser /*
1449819833afSPeter Tyser * Macros to access the floating point coprocessor control registers
1450819833afSPeter Tyser */
1451a3ab2ae7SDaniel Schwierzeck #define _read_32bit_cp1_register(source, gas_hardfloat) \
1452a3ab2ae7SDaniel Schwierzeck ({ \
1453a3ab2ae7SDaniel Schwierzeck unsigned int __res; \
1454a3ab2ae7SDaniel Schwierzeck \
1455819833afSPeter Tyser __asm__ __volatile__( \
1456a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1457a3ab2ae7SDaniel Schwierzeck " .set reorder \n" \
1458a3ab2ae7SDaniel Schwierzeck " # gas fails to assemble cfc1 for some archs, \n" \
1459a3ab2ae7SDaniel Schwierzeck " # like Octeon. \n" \
1460a3ab2ae7SDaniel Schwierzeck " .set mips1 \n" \
1461a3ab2ae7SDaniel Schwierzeck " "STR(gas_hardfloat)" \n" \
1462a3ab2ae7SDaniel Schwierzeck " cfc1 %0,"STR(source)" \n" \
1463a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1464819833afSPeter Tyser : "=r" (__res)); \
1465a3ab2ae7SDaniel Schwierzeck __res; \
1466a3ab2ae7SDaniel Schwierzeck })
1467819833afSPeter Tyser
1468a3ab2ae7SDaniel Schwierzeck #define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
1469a3ab2ae7SDaniel Schwierzeck ({ \
1470a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1471a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1472a3ab2ae7SDaniel Schwierzeck " .set reorder \n" \
1473a3ab2ae7SDaniel Schwierzeck " "STR(gas_hardfloat)" \n" \
1474a3ab2ae7SDaniel Schwierzeck " ctc1 %0,"STR(dest)" \n" \
1475a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1476a3ab2ae7SDaniel Schwierzeck : : "r" (val)); \
1477a3ab2ae7SDaniel Schwierzeck })
1478a3ab2ae7SDaniel Schwierzeck
1479a3ab2ae7SDaniel Schwierzeck #ifdef GAS_HAS_SET_HARDFLOAT
1480a3ab2ae7SDaniel Schwierzeck #define read_32bit_cp1_register(source) \
1481a3ab2ae7SDaniel Schwierzeck _read_32bit_cp1_register(source, .set hardfloat)
1482a3ab2ae7SDaniel Schwierzeck #define write_32bit_cp1_register(dest, val) \
1483a3ab2ae7SDaniel Schwierzeck _write_32bit_cp1_register(dest, val, .set hardfloat)
1484a3ab2ae7SDaniel Schwierzeck #else
1485a3ab2ae7SDaniel Schwierzeck #define read_32bit_cp1_register(source) \
1486a3ab2ae7SDaniel Schwierzeck _read_32bit_cp1_register(source, )
1487a3ab2ae7SDaniel Schwierzeck #define write_32bit_cp1_register(dest, val) \
1488a3ab2ae7SDaniel Schwierzeck _write_32bit_cp1_register(dest, val, )
1489a3ab2ae7SDaniel Schwierzeck #endif
1490a3ab2ae7SDaniel Schwierzeck
1491a3ab2ae7SDaniel Schwierzeck #ifdef HAVE_AS_DSP
1492a3ab2ae7SDaniel Schwierzeck #define rddsp(mask) \
1493a3ab2ae7SDaniel Schwierzeck ({ \
1494a3ab2ae7SDaniel Schwierzeck unsigned int __dspctl; \
1495a3ab2ae7SDaniel Schwierzeck \
1496a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1497a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1498a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1499a3ab2ae7SDaniel Schwierzeck " rddsp %0, %x1 \n" \
1500a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1501a3ab2ae7SDaniel Schwierzeck : "=r" (__dspctl) \
1502a3ab2ae7SDaniel Schwierzeck : "i" (mask)); \
1503a3ab2ae7SDaniel Schwierzeck __dspctl; \
1504a3ab2ae7SDaniel Schwierzeck })
1505a3ab2ae7SDaniel Schwierzeck
1506a3ab2ae7SDaniel Schwierzeck #define wrdsp(val, mask) \
1507a3ab2ae7SDaniel Schwierzeck ({ \
1508a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1509a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1510a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1511a3ab2ae7SDaniel Schwierzeck " wrdsp %0, %x1 \n" \
1512a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1513a3ab2ae7SDaniel Schwierzeck : \
1514a3ab2ae7SDaniel Schwierzeck : "r" (val), "i" (mask)); \
1515a3ab2ae7SDaniel Schwierzeck })
1516a3ab2ae7SDaniel Schwierzeck
1517a3ab2ae7SDaniel Schwierzeck #define mflo0() \
1518a3ab2ae7SDaniel Schwierzeck ({ \
1519a3ab2ae7SDaniel Schwierzeck long mflo0; \
1520a3ab2ae7SDaniel Schwierzeck __asm__( \
1521a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1522a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1523a3ab2ae7SDaniel Schwierzeck " mflo %0, $ac0 \n" \
1524a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1525a3ab2ae7SDaniel Schwierzeck : "=r" (mflo0)); \
1526a3ab2ae7SDaniel Schwierzeck mflo0; \
1527a3ab2ae7SDaniel Schwierzeck })
1528a3ab2ae7SDaniel Schwierzeck
1529a3ab2ae7SDaniel Schwierzeck #define mflo1() \
1530a3ab2ae7SDaniel Schwierzeck ({ \
1531a3ab2ae7SDaniel Schwierzeck long mflo1; \
1532a3ab2ae7SDaniel Schwierzeck __asm__( \
1533a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1534a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1535a3ab2ae7SDaniel Schwierzeck " mflo %0, $ac1 \n" \
1536a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1537a3ab2ae7SDaniel Schwierzeck : "=r" (mflo1)); \
1538a3ab2ae7SDaniel Schwierzeck mflo1; \
1539a3ab2ae7SDaniel Schwierzeck })
1540a3ab2ae7SDaniel Schwierzeck
1541a3ab2ae7SDaniel Schwierzeck #define mflo2() \
1542a3ab2ae7SDaniel Schwierzeck ({ \
1543a3ab2ae7SDaniel Schwierzeck long mflo2; \
1544a3ab2ae7SDaniel Schwierzeck __asm__( \
1545a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1546a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1547a3ab2ae7SDaniel Schwierzeck " mflo %0, $ac2 \n" \
1548a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1549a3ab2ae7SDaniel Schwierzeck : "=r" (mflo2)); \
1550a3ab2ae7SDaniel Schwierzeck mflo2; \
1551a3ab2ae7SDaniel Schwierzeck })
1552a3ab2ae7SDaniel Schwierzeck
1553a3ab2ae7SDaniel Schwierzeck #define mflo3() \
1554a3ab2ae7SDaniel Schwierzeck ({ \
1555a3ab2ae7SDaniel Schwierzeck long mflo3; \
1556a3ab2ae7SDaniel Schwierzeck __asm__( \
1557a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1558a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1559a3ab2ae7SDaniel Schwierzeck " mflo %0, $ac3 \n" \
1560a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1561a3ab2ae7SDaniel Schwierzeck : "=r" (mflo3)); \
1562a3ab2ae7SDaniel Schwierzeck mflo3; \
1563a3ab2ae7SDaniel Schwierzeck })
1564a3ab2ae7SDaniel Schwierzeck
1565a3ab2ae7SDaniel Schwierzeck #define mfhi0() \
1566a3ab2ae7SDaniel Schwierzeck ({ \
1567a3ab2ae7SDaniel Schwierzeck long mfhi0; \
1568a3ab2ae7SDaniel Schwierzeck __asm__( \
1569a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1570a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1571a3ab2ae7SDaniel Schwierzeck " mfhi %0, $ac0 \n" \
1572a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1573a3ab2ae7SDaniel Schwierzeck : "=r" (mfhi0)); \
1574a3ab2ae7SDaniel Schwierzeck mfhi0; \
1575a3ab2ae7SDaniel Schwierzeck })
1576a3ab2ae7SDaniel Schwierzeck
1577a3ab2ae7SDaniel Schwierzeck #define mfhi1() \
1578a3ab2ae7SDaniel Schwierzeck ({ \
1579a3ab2ae7SDaniel Schwierzeck long mfhi1; \
1580a3ab2ae7SDaniel Schwierzeck __asm__( \
1581a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1582a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1583a3ab2ae7SDaniel Schwierzeck " mfhi %0, $ac1 \n" \
1584a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1585a3ab2ae7SDaniel Schwierzeck : "=r" (mfhi1)); \
1586a3ab2ae7SDaniel Schwierzeck mfhi1; \
1587a3ab2ae7SDaniel Schwierzeck })
1588a3ab2ae7SDaniel Schwierzeck
1589a3ab2ae7SDaniel Schwierzeck #define mfhi2() \
1590a3ab2ae7SDaniel Schwierzeck ({ \
1591a3ab2ae7SDaniel Schwierzeck long mfhi2; \
1592a3ab2ae7SDaniel Schwierzeck __asm__( \
1593a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1594a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1595a3ab2ae7SDaniel Schwierzeck " mfhi %0, $ac2 \n" \
1596a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1597a3ab2ae7SDaniel Schwierzeck : "=r" (mfhi2)); \
1598a3ab2ae7SDaniel Schwierzeck mfhi2; \
1599a3ab2ae7SDaniel Schwierzeck })
1600a3ab2ae7SDaniel Schwierzeck
1601a3ab2ae7SDaniel Schwierzeck #define mfhi3() \
1602a3ab2ae7SDaniel Schwierzeck ({ \
1603a3ab2ae7SDaniel Schwierzeck long mfhi3; \
1604a3ab2ae7SDaniel Schwierzeck __asm__( \
1605a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1606a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1607a3ab2ae7SDaniel Schwierzeck " mfhi %0, $ac3 \n" \
1608a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1609a3ab2ae7SDaniel Schwierzeck : "=r" (mfhi3)); \
1610a3ab2ae7SDaniel Schwierzeck mfhi3; \
1611a3ab2ae7SDaniel Schwierzeck })
1612a3ab2ae7SDaniel Schwierzeck
1613a3ab2ae7SDaniel Schwierzeck
1614a3ab2ae7SDaniel Schwierzeck #define mtlo0(x) \
1615a3ab2ae7SDaniel Schwierzeck ({ \
1616a3ab2ae7SDaniel Schwierzeck __asm__( \
1617a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1618a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1619a3ab2ae7SDaniel Schwierzeck " mtlo %0, $ac0 \n" \
1620a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1621a3ab2ae7SDaniel Schwierzeck : \
1622a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1623a3ab2ae7SDaniel Schwierzeck })
1624a3ab2ae7SDaniel Schwierzeck
1625a3ab2ae7SDaniel Schwierzeck #define mtlo1(x) \
1626a3ab2ae7SDaniel Schwierzeck ({ \
1627a3ab2ae7SDaniel Schwierzeck __asm__( \
1628a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1629a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1630a3ab2ae7SDaniel Schwierzeck " mtlo %0, $ac1 \n" \
1631a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1632a3ab2ae7SDaniel Schwierzeck : \
1633a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1634a3ab2ae7SDaniel Schwierzeck })
1635a3ab2ae7SDaniel Schwierzeck
1636a3ab2ae7SDaniel Schwierzeck #define mtlo2(x) \
1637a3ab2ae7SDaniel Schwierzeck ({ \
1638a3ab2ae7SDaniel Schwierzeck __asm__( \
1639a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1640a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1641a3ab2ae7SDaniel Schwierzeck " mtlo %0, $ac2 \n" \
1642a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1643a3ab2ae7SDaniel Schwierzeck : \
1644a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1645a3ab2ae7SDaniel Schwierzeck })
1646a3ab2ae7SDaniel Schwierzeck
1647a3ab2ae7SDaniel Schwierzeck #define mtlo3(x) \
1648a3ab2ae7SDaniel Schwierzeck ({ \
1649a3ab2ae7SDaniel Schwierzeck __asm__( \
1650a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1651a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1652a3ab2ae7SDaniel Schwierzeck " mtlo %0, $ac3 \n" \
1653a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1654a3ab2ae7SDaniel Schwierzeck : \
1655a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1656a3ab2ae7SDaniel Schwierzeck })
1657a3ab2ae7SDaniel Schwierzeck
1658a3ab2ae7SDaniel Schwierzeck #define mthi0(x) \
1659a3ab2ae7SDaniel Schwierzeck ({ \
1660a3ab2ae7SDaniel Schwierzeck __asm__( \
1661a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1662a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1663a3ab2ae7SDaniel Schwierzeck " mthi %0, $ac0 \n" \
1664a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1665a3ab2ae7SDaniel Schwierzeck : \
1666a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1667a3ab2ae7SDaniel Schwierzeck })
1668a3ab2ae7SDaniel Schwierzeck
1669a3ab2ae7SDaniel Schwierzeck #define mthi1(x) \
1670a3ab2ae7SDaniel Schwierzeck ({ \
1671a3ab2ae7SDaniel Schwierzeck __asm__( \
1672a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1673a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1674a3ab2ae7SDaniel Schwierzeck " mthi %0, $ac1 \n" \
1675a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1676a3ab2ae7SDaniel Schwierzeck : \
1677a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1678a3ab2ae7SDaniel Schwierzeck })
1679a3ab2ae7SDaniel Schwierzeck
1680a3ab2ae7SDaniel Schwierzeck #define mthi2(x) \
1681a3ab2ae7SDaniel Schwierzeck ({ \
1682a3ab2ae7SDaniel Schwierzeck __asm__( \
1683a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1684a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1685a3ab2ae7SDaniel Schwierzeck " mthi %0, $ac2 \n" \
1686a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1687a3ab2ae7SDaniel Schwierzeck : \
1688a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1689a3ab2ae7SDaniel Schwierzeck })
1690a3ab2ae7SDaniel Schwierzeck
1691a3ab2ae7SDaniel Schwierzeck #define mthi3(x) \
1692a3ab2ae7SDaniel Schwierzeck ({ \
1693a3ab2ae7SDaniel Schwierzeck __asm__( \
1694a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1695a3ab2ae7SDaniel Schwierzeck " .set dsp \n" \
1696a3ab2ae7SDaniel Schwierzeck " mthi %0, $ac3 \n" \
1697a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1698a3ab2ae7SDaniel Schwierzeck : \
1699a3ab2ae7SDaniel Schwierzeck : "r" (x)); \
1700a3ab2ae7SDaniel Schwierzeck })
1701a3ab2ae7SDaniel Schwierzeck
1702a3ab2ae7SDaniel Schwierzeck #else
1703a3ab2ae7SDaniel Schwierzeck
1704a3ab2ae7SDaniel Schwierzeck #ifdef CONFIG_CPU_MICROMIPS
1705a3ab2ae7SDaniel Schwierzeck #define rddsp(mask) \
1706a3ab2ae7SDaniel Schwierzeck ({ \
1707a3ab2ae7SDaniel Schwierzeck unsigned int __res; \
1708a3ab2ae7SDaniel Schwierzeck \
1709a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1710a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1711a3ab2ae7SDaniel Schwierzeck " .set noat \n" \
1712a3ab2ae7SDaniel Schwierzeck " # rddsp $1, %x1 \n" \
1713a3ab2ae7SDaniel Schwierzeck " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1714a3ab2ae7SDaniel Schwierzeck " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1715a3ab2ae7SDaniel Schwierzeck " move %0, $1 \n" \
1716a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1717a3ab2ae7SDaniel Schwierzeck : "=r" (__res) \
1718a3ab2ae7SDaniel Schwierzeck : "i" (mask)); \
1719a3ab2ae7SDaniel Schwierzeck __res; \
1720a3ab2ae7SDaniel Schwierzeck })
1721a3ab2ae7SDaniel Schwierzeck
1722a3ab2ae7SDaniel Schwierzeck #define wrdsp(val, mask) \
1723a3ab2ae7SDaniel Schwierzeck ({ \
1724a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1725a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1726a3ab2ae7SDaniel Schwierzeck " .set noat \n" \
1727a3ab2ae7SDaniel Schwierzeck " move $1, %0 \n" \
1728a3ab2ae7SDaniel Schwierzeck " # wrdsp $1, %x1 \n" \
1729a3ab2ae7SDaniel Schwierzeck " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1730a3ab2ae7SDaniel Schwierzeck " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1731a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1732a3ab2ae7SDaniel Schwierzeck : \
1733a3ab2ae7SDaniel Schwierzeck : "r" (val), "i" (mask)); \
1734a3ab2ae7SDaniel Schwierzeck })
1735a3ab2ae7SDaniel Schwierzeck
1736a3ab2ae7SDaniel Schwierzeck #define _umips_dsp_mfxxx(ins) \
1737a3ab2ae7SDaniel Schwierzeck ({ \
1738a3ab2ae7SDaniel Schwierzeck unsigned long __treg; \
1739a3ab2ae7SDaniel Schwierzeck \
1740a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1741a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1742a3ab2ae7SDaniel Schwierzeck " .set noat \n" \
1743a3ab2ae7SDaniel Schwierzeck " .hword 0x0001 \n" \
1744a3ab2ae7SDaniel Schwierzeck " .hword %x1 \n" \
1745a3ab2ae7SDaniel Schwierzeck " move %0, $1 \n" \
1746a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1747a3ab2ae7SDaniel Schwierzeck : "=r" (__treg) \
1748a3ab2ae7SDaniel Schwierzeck : "i" (ins)); \
1749a3ab2ae7SDaniel Schwierzeck __treg; \
1750a3ab2ae7SDaniel Schwierzeck })
1751a3ab2ae7SDaniel Schwierzeck
1752a3ab2ae7SDaniel Schwierzeck #define _umips_dsp_mtxxx(val, ins) \
1753a3ab2ae7SDaniel Schwierzeck ({ \
1754a3ab2ae7SDaniel Schwierzeck __asm__ __volatile__( \
1755a3ab2ae7SDaniel Schwierzeck " .set push \n" \
1756a3ab2ae7SDaniel Schwierzeck " .set noat \n" \
1757a3ab2ae7SDaniel Schwierzeck " move $1, %0 \n" \
1758a3ab2ae7SDaniel Schwierzeck " .hword 0x0001 \n" \
1759a3ab2ae7SDaniel Schwierzeck " .hword %x1 \n" \
1760a3ab2ae7SDaniel Schwierzeck " .set pop \n" \
1761a3ab2ae7SDaniel Schwierzeck : \
1762a3ab2ae7SDaniel Schwierzeck : "r" (val), "i" (ins)); \
1763a3ab2ae7SDaniel Schwierzeck })
1764a3ab2ae7SDaniel Schwierzeck
1765a3ab2ae7SDaniel Schwierzeck #define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1766a3ab2ae7SDaniel Schwierzeck #define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1767a3ab2ae7SDaniel Schwierzeck
1768a3ab2ae7SDaniel Schwierzeck #define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1769a3ab2ae7SDaniel Schwierzeck #define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1770a3ab2ae7SDaniel Schwierzeck
1771a3ab2ae7SDaniel Schwierzeck #define mflo0() _umips_dsp_mflo(0)
1772a3ab2ae7SDaniel Schwierzeck #define mflo1() _umips_dsp_mflo(1)
1773a3ab2ae7SDaniel Schwierzeck #define mflo2() _umips_dsp_mflo(2)
1774a3ab2ae7SDaniel Schwierzeck #define mflo3() _umips_dsp_mflo(3)
1775a3ab2ae7SDaniel Schwierzeck
1776a3ab2ae7SDaniel Schwierzeck #define mfhi0() _umips_dsp_mfhi(0)
1777a3ab2ae7SDaniel Schwierzeck #define mfhi1() _umips_dsp_mfhi(1)
1778a3ab2ae7SDaniel Schwierzeck #define mfhi2() _umips_dsp_mfhi(2)
1779a3ab2ae7SDaniel Schwierzeck #define mfhi3() _umips_dsp_mfhi(3)
1780a3ab2ae7SDaniel Schwierzeck
1781a3ab2ae7SDaniel Schwierzeck #define mtlo0(x) _umips_dsp_mtlo(x, 0)
1782a3ab2ae7SDaniel Schwierzeck #define mtlo1(x) _umips_dsp_mtlo(x, 1)
1783a3ab2ae7SDaniel Schwierzeck #define mtlo2(x) _umips_dsp_mtlo(x, 2)
1784a3ab2ae7SDaniel Schwierzeck #define mtlo3(x) _umips_dsp_mtlo(x, 3)
1785a3ab2ae7SDaniel Schwierzeck
1786a3ab2ae7SDaniel Schwierzeck #define mthi0(x) _umips_dsp_mthi(x, 0)
1787a3ab2ae7SDaniel Schwierzeck #define mthi1(x) _umips_dsp_mthi(x, 1)
1788a3ab2ae7SDaniel Schwierzeck #define mthi2(x) _umips_dsp_mthi(x, 2)
1789a3ab2ae7SDaniel Schwierzeck #define mthi3(x) _umips_dsp_mthi(x, 3)
1790a3ab2ae7SDaniel Schwierzeck
1791a3ab2ae7SDaniel Schwierzeck #else /* !CONFIG_CPU_MICROMIPS */
1792819833afSPeter Tyser #define rddsp(mask) \
1793819833afSPeter Tyser ({ \
1794819833afSPeter Tyser unsigned int __res; \
1795819833afSPeter Tyser \
1796819833afSPeter Tyser __asm__ __volatile__( \
1797819833afSPeter Tyser " .set push \n" \
1798819833afSPeter Tyser " .set noat \n" \
1799819833afSPeter Tyser " # rddsp $1, %x1 \n" \
1800819833afSPeter Tyser " .word 0x7c000cb8 | (%x1 << 16) \n" \
1801819833afSPeter Tyser " move %0, $1 \n" \
1802819833afSPeter Tyser " .set pop \n" \
1803819833afSPeter Tyser : "=r" (__res) \
1804819833afSPeter Tyser : "i" (mask)); \
1805819833afSPeter Tyser __res; \
1806819833afSPeter Tyser })
1807819833afSPeter Tyser
1808819833afSPeter Tyser #define wrdsp(val, mask) \
1809a3ab2ae7SDaniel Schwierzeck ({ \
1810819833afSPeter Tyser __asm__ __volatile__( \
1811819833afSPeter Tyser " .set push \n" \
1812819833afSPeter Tyser " .set noat \n" \
1813819833afSPeter Tyser " move $1, %0 \n" \
1814819833afSPeter Tyser " # wrdsp $1, %x1 \n" \
1815819833afSPeter Tyser " .word 0x7c2004f8 | (%x1 << 11) \n" \
1816819833afSPeter Tyser " .set pop \n" \
1817819833afSPeter Tyser : \
1818819833afSPeter Tyser : "r" (val), "i" (mask)); \
1819a3ab2ae7SDaniel Schwierzeck })
1820819833afSPeter Tyser
1821a3ab2ae7SDaniel Schwierzeck #define _dsp_mfxxx(ins) \
1822819833afSPeter Tyser ({ \
1823819833afSPeter Tyser unsigned long __treg; \
1824819833afSPeter Tyser \
1825819833afSPeter Tyser __asm__ __volatile__( \
1826819833afSPeter Tyser " .set push \n" \
1827819833afSPeter Tyser " .set noat \n" \
1828a3ab2ae7SDaniel Schwierzeck " .word (0x00000810 | %1) \n" \
1829819833afSPeter Tyser " move %0, $1 \n" \
1830819833afSPeter Tyser " .set pop \n" \
1831a3ab2ae7SDaniel Schwierzeck : "=r" (__treg) \
1832a3ab2ae7SDaniel Schwierzeck : "i" (ins)); \
1833819833afSPeter Tyser __treg; \
1834819833afSPeter Tyser })
1835819833afSPeter Tyser
1836a3ab2ae7SDaniel Schwierzeck #define _dsp_mtxxx(val, ins) \
1837819833afSPeter Tyser ({ \
1838819833afSPeter Tyser __asm__ __volatile__( \
1839819833afSPeter Tyser " .set push \n" \
1840819833afSPeter Tyser " .set noat \n" \
1841a3ab2ae7SDaniel Schwierzeck " move $1, %0 \n" \
1842a3ab2ae7SDaniel Schwierzeck " .word (0x00200011 | %1) \n" \
1843819833afSPeter Tyser " .set pop \n" \
1844a3ab2ae7SDaniel Schwierzeck : \
1845a3ab2ae7SDaniel Schwierzeck : "r" (val), "i" (ins)); \
1846819833afSPeter Tyser })
1847819833afSPeter Tyser
1848a3ab2ae7SDaniel Schwierzeck #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1849a3ab2ae7SDaniel Schwierzeck #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
1850819833afSPeter Tyser
1851a3ab2ae7SDaniel Schwierzeck #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1852a3ab2ae7SDaniel Schwierzeck #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
1853819833afSPeter Tyser
1854a3ab2ae7SDaniel Schwierzeck #define mflo0() _dsp_mflo(0)
1855a3ab2ae7SDaniel Schwierzeck #define mflo1() _dsp_mflo(1)
1856a3ab2ae7SDaniel Schwierzeck #define mflo2() _dsp_mflo(2)
1857a3ab2ae7SDaniel Schwierzeck #define mflo3() _dsp_mflo(3)
1858819833afSPeter Tyser
1859a3ab2ae7SDaniel Schwierzeck #define mfhi0() _dsp_mfhi(0)
1860a3ab2ae7SDaniel Schwierzeck #define mfhi1() _dsp_mfhi(1)
1861a3ab2ae7SDaniel Schwierzeck #define mfhi2() _dsp_mfhi(2)
1862a3ab2ae7SDaniel Schwierzeck #define mfhi3() _dsp_mfhi(3)
1863819833afSPeter Tyser
1864a3ab2ae7SDaniel Schwierzeck #define mtlo0(x) _dsp_mtlo(x, 0)
1865a3ab2ae7SDaniel Schwierzeck #define mtlo1(x) _dsp_mtlo(x, 1)
1866a3ab2ae7SDaniel Schwierzeck #define mtlo2(x) _dsp_mtlo(x, 2)
1867a3ab2ae7SDaniel Schwierzeck #define mtlo3(x) _dsp_mtlo(x, 3)
1868819833afSPeter Tyser
1869a3ab2ae7SDaniel Schwierzeck #define mthi0(x) _dsp_mthi(x, 0)
1870a3ab2ae7SDaniel Schwierzeck #define mthi1(x) _dsp_mthi(x, 1)
1871a3ab2ae7SDaniel Schwierzeck #define mthi2(x) _dsp_mthi(x, 2)
1872a3ab2ae7SDaniel Schwierzeck #define mthi3(x) _dsp_mthi(x, 3)
1873819833afSPeter Tyser
1874a3ab2ae7SDaniel Schwierzeck #endif /* CONFIG_CPU_MICROMIPS */
1875a3ab2ae7SDaniel Schwierzeck #endif
1876819833afSPeter Tyser
1877819833afSPeter Tyser /*
1878819833afSPeter Tyser * TLB operations.
1879819833afSPeter Tyser *
1880819833afSPeter Tyser * It is responsibility of the caller to take care of any TLB hazards.
1881819833afSPeter Tyser */
tlb_probe(void)1882819833afSPeter Tyser static inline void tlb_probe(void)
1883819833afSPeter Tyser {
1884819833afSPeter Tyser __asm__ __volatile__(
1885819833afSPeter Tyser ".set noreorder\n\t"
1886819833afSPeter Tyser "tlbp\n\t"
1887819833afSPeter Tyser ".set reorder");
1888819833afSPeter Tyser }
1889819833afSPeter Tyser
tlb_read(void)1890819833afSPeter Tyser static inline void tlb_read(void)
1891819833afSPeter Tyser {
1892819833afSPeter Tyser #if MIPS34K_MISSED_ITLB_WAR
1893819833afSPeter Tyser int res = 0;
1894819833afSPeter Tyser
1895819833afSPeter Tyser __asm__ __volatile__(
1896819833afSPeter Tyser " .set push \n"
1897819833afSPeter Tyser " .set noreorder \n"
1898819833afSPeter Tyser " .set noat \n"
1899819833afSPeter Tyser " .set mips32r2 \n"
1900819833afSPeter Tyser " .word 0x41610001 # dvpe $1 \n"
1901819833afSPeter Tyser " move %0, $1 \n"
1902819833afSPeter Tyser " ehb \n"
1903819833afSPeter Tyser " .set pop \n"
1904819833afSPeter Tyser : "=r" (res));
1905819833afSPeter Tyser
1906819833afSPeter Tyser instruction_hazard();
1907819833afSPeter Tyser #endif
1908819833afSPeter Tyser
1909819833afSPeter Tyser __asm__ __volatile__(
1910819833afSPeter Tyser ".set noreorder\n\t"
1911819833afSPeter Tyser "tlbr\n\t"
1912819833afSPeter Tyser ".set reorder");
1913819833afSPeter Tyser
1914819833afSPeter Tyser #if MIPS34K_MISSED_ITLB_WAR
1915819833afSPeter Tyser if ((res & _ULCAST_(1)))
1916819833afSPeter Tyser __asm__ __volatile__(
1917819833afSPeter Tyser " .set push \n"
1918819833afSPeter Tyser " .set noreorder \n"
1919819833afSPeter Tyser " .set noat \n"
1920819833afSPeter Tyser " .set mips32r2 \n"
1921819833afSPeter Tyser " .word 0x41600021 # evpe \n"
1922819833afSPeter Tyser " ehb \n"
1923819833afSPeter Tyser " .set pop \n");
1924819833afSPeter Tyser #endif
1925819833afSPeter Tyser }
1926819833afSPeter Tyser
tlb_write_indexed(void)1927819833afSPeter Tyser static inline void tlb_write_indexed(void)
1928819833afSPeter Tyser {
1929819833afSPeter Tyser __asm__ __volatile__(
1930819833afSPeter Tyser ".set noreorder\n\t"
1931819833afSPeter Tyser "tlbwi\n\t"
1932819833afSPeter Tyser ".set reorder");
1933819833afSPeter Tyser }
1934819833afSPeter Tyser
tlb_write_random(void)1935819833afSPeter Tyser static inline void tlb_write_random(void)
1936819833afSPeter Tyser {
1937819833afSPeter Tyser __asm__ __volatile__(
1938819833afSPeter Tyser ".set noreorder\n\t"
1939819833afSPeter Tyser "tlbwr\n\t"
1940819833afSPeter Tyser ".set reorder");
1941819833afSPeter Tyser }
1942819833afSPeter Tyser
1943819833afSPeter Tyser /*
1944819833afSPeter Tyser * Manipulate bits in a c0 register.
1945819833afSPeter Tyser */
1946819833afSPeter Tyser #define __BUILD_SET_C0(name) \
1947819833afSPeter Tyser static inline unsigned int \
1948819833afSPeter Tyser set_c0_##name(unsigned int set) \
1949819833afSPeter Tyser { \
1950a3ab2ae7SDaniel Schwierzeck unsigned int res, new; \
1951819833afSPeter Tyser \
1952819833afSPeter Tyser res = read_c0_##name(); \
1953a3ab2ae7SDaniel Schwierzeck new = res | set; \
1954a3ab2ae7SDaniel Schwierzeck write_c0_##name(new); \
1955819833afSPeter Tyser \
1956819833afSPeter Tyser return res; \
1957819833afSPeter Tyser } \
1958819833afSPeter Tyser \
1959819833afSPeter Tyser static inline unsigned int \
1960819833afSPeter Tyser clear_c0_##name(unsigned int clear) \
1961819833afSPeter Tyser { \
1962a3ab2ae7SDaniel Schwierzeck unsigned int res, new; \
1963819833afSPeter Tyser \
1964819833afSPeter Tyser res = read_c0_##name(); \
1965a3ab2ae7SDaniel Schwierzeck new = res & ~clear; \
1966a3ab2ae7SDaniel Schwierzeck write_c0_##name(new); \
1967819833afSPeter Tyser \
1968819833afSPeter Tyser return res; \
1969819833afSPeter Tyser } \
1970819833afSPeter Tyser \
1971819833afSPeter Tyser static inline unsigned int \
1972a3ab2ae7SDaniel Schwierzeck change_c0_##name(unsigned int change, unsigned int val) \
1973819833afSPeter Tyser { \
1974a3ab2ae7SDaniel Schwierzeck unsigned int res, new; \
1975819833afSPeter Tyser \
1976819833afSPeter Tyser res = read_c0_##name(); \
1977a3ab2ae7SDaniel Schwierzeck new = res & ~change; \
1978a3ab2ae7SDaniel Schwierzeck new |= (val & change); \
1979a3ab2ae7SDaniel Schwierzeck write_c0_##name(new); \
1980819833afSPeter Tyser \
1981819833afSPeter Tyser return res; \
1982819833afSPeter Tyser }
1983819833afSPeter Tyser
1984819833afSPeter Tyser __BUILD_SET_C0(status)
__BUILD_SET_C0(cause)1985819833afSPeter Tyser __BUILD_SET_C0(cause)
1986819833afSPeter Tyser __BUILD_SET_C0(config)
1987a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(config5)
1988819833afSPeter Tyser __BUILD_SET_C0(intcontrol)
1989819833afSPeter Tyser __BUILD_SET_C0(intctl)
1990819833afSPeter Tyser __BUILD_SET_C0(srsmap)
1991a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(pagegrain)
1992a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_config_0)
1993a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_bus_pll)
1994a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_reset)
1995a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_cmt_intr)
1996a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_cmt_ctrl)
1997a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_config)
1998a3ab2ae7SDaniel Schwierzeck __BUILD_SET_C0(brcm_mode)
1999a3ab2ae7SDaniel Schwierzeck
2000a3ab2ae7SDaniel Schwierzeck /*
2001a3ab2ae7SDaniel Schwierzeck * Return low 10 bits of ebase.
2002a3ab2ae7SDaniel Schwierzeck * Note that under KVM (MIPSVZ) this returns vcpu id.
2003a3ab2ae7SDaniel Schwierzeck */
2004a3ab2ae7SDaniel Schwierzeck static inline unsigned int get_ebase_cpunum(void)
2005a3ab2ae7SDaniel Schwierzeck {
2006a3ab2ae7SDaniel Schwierzeck return read_c0_ebase() & 0x3ff;
2007a3ab2ae7SDaniel Schwierzeck }
2008819833afSPeter Tyser
2009819833afSPeter Tyser #endif /* !__ASSEMBLY__ */
2010819833afSPeter Tyser
2011819833afSPeter Tyser #endif /* _ASM_MIPSREGS_H */
2012