xref: /rk3399_rockchip-uboot/arch/mips/include/asm/malta.h (revision e1cc4d31f889428a4ca73120951389c756404184)
15a4dcfacSGabor Juhos /*
25a4dcfacSGabor Juhos  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3a3e80904SPaul Burton  * Copyright (C) 2013 Imagination Technologies
45a4dcfacSGabor Juhos  *
5a3e80904SPaul Burton  * SPDX-License-Identifier:	GPL-2.0
65a4dcfacSGabor Juhos  */
75a4dcfacSGabor Juhos 
85a4dcfacSGabor Juhos #ifndef _MIPS_ASM_MALTA_H
95a4dcfacSGabor Juhos #define _MIPS_ASM_MALTA_H
105a4dcfacSGabor Juhos 
11ac12984dSGabor Juhos #define MALTA_GT_BASE			0x1be00000
12baf37f06SPaul Burton #define MALTA_GT_PCIIO_BASE		0x18000000
13baf37f06SPaul Burton #define MALTA_GT_UART0_BASE		(MALTA_GT_PCIIO_BASE + 0x3f8)
14baf37f06SPaul Burton 
15baf37f06SPaul Burton #define MALTA_MSC01_BIU_BASE		0x1bc80000
16baf37f06SPaul Burton #define MALTA_MSC01_PCI_BASE		0x1bd00000
17baf37f06SPaul Burton #define MALTA_MSC01_PBC_BASE		0x1bd40000
18baf37f06SPaul Burton #define MALTA_MSC01_IP1_BASE		0x1bc00000
19baf37f06SPaul Burton #define MALTA_MSC01_IP1_SIZE		0x00400000
20baf37f06SPaul Burton #define MALTA_MSC01_IP2_BASE1		0x10000000
21baf37f06SPaul Burton #define MALTA_MSC01_IP2_SIZE1		0x08000000
22baf37f06SPaul Burton #define MALTA_MSC01_IP2_BASE2		0x18000000
23baf37f06SPaul Burton #define MALTA_MSC01_IP2_SIZE2		0x04000000
24baf37f06SPaul Burton #define MALTA_MSC01_IP3_BASE		0x1c000000
25baf37f06SPaul Burton #define MALTA_MSC01_IP3_SIZE		0x04000000
26baf37f06SPaul Burton #define MALTA_MSC01_PCIMEM_BASE		0x10000000
27baf37f06SPaul Burton #define MALTA_MSC01_PCIMEM_SIZE		0x10000000
28baf37f06SPaul Burton #define MALTA_MSC01_PCIMEM_MAP		0x10000000
29baf37f06SPaul Burton #define MALTA_MSC01_PCIIO_BASE		0x1b000000
30baf37f06SPaul Burton #define MALTA_MSC01_PCIIO_SIZE		0x00800000
31baf37f06SPaul Burton #define MALTA_MSC01_PCIIO_MAP		0x00000000
32baf37f06SPaul Burton #define MALTA_MSC01_UART0_BASE		(MALTA_MSC01_PCIIO_BASE + 0x3f8)
33ac12984dSGabor Juhos 
34e0ada631SPaul Burton #define MALTA_ASCIIWORD			0x1f000410
35e0ada631SPaul Burton #define MALTA_ASCIIPOS0			0x1f000418
36e0ada631SPaul Burton #define MALTA_ASCIIPOS1			0x1f000420
37e0ada631SPaul Burton #define MALTA_ASCIIPOS2			0x1f000428
38e0ada631SPaul Burton #define MALTA_ASCIIPOS3			0x1f000430
39e0ada631SPaul Burton #define MALTA_ASCIIPOS4			0x1f000438
40e0ada631SPaul Burton #define MALTA_ASCIIPOS5			0x1f000440
41e0ada631SPaul Burton #define MALTA_ASCIIPOS6			0x1f000448
42e0ada631SPaul Burton #define MALTA_ASCIIPOS7			0x1f000450
43e0ada631SPaul Burton 
4401564315SGabor Juhos #define MALTA_RESET_BASE		0x1f000500
4501564315SGabor Juhos #define GORESET				0x42
4601564315SGabor Juhos 
4710473d04SGabor Juhos #define MALTA_FLASH_BASE		0x1e000000
4852caee0fSGabor Juhos 
49baf37f06SPaul Burton #define MALTA_REVISION			0x1fc00010
50baf37f06SPaul Burton #define MALTA_REVISION_CORID_SHF	10
51baf37f06SPaul Burton #define MALTA_REVISION_CORID_MSK	(0x3f << MALTA_REVISION_CORID_SHF)
52baf37f06SPaul Burton #define MALTA_REVISION_CORID_CORE_LV		1
53baf37f06SPaul Burton #define MALTA_REVISION_CORID_CORE_FPGA6		14
54baf37f06SPaul Burton 
5581f98bbdSPaul Burton #define PCI_CFG_PIIX4_PIRQRCA		0x60
5681f98bbdSPaul Burton #define PCI_CFG_PIIX4_PIRQRCB		0x61
5781f98bbdSPaul Burton #define PCI_CFG_PIIX4_PIRQRCC		0x62
5881f98bbdSPaul Burton #define PCI_CFG_PIIX4_PIRQRCD		0x63
59bea12b78SPaul Burton #define PCI_CFG_PIIX4_SERIRQC		0x64
60bea12b78SPaul Burton #define PCI_CFG_PIIX4_GENCFG		0xb0
61bea12b78SPaul Burton 
62bea12b78SPaul Burton #define PCI_CFG_PIIX4_SERIRQC_EN	(1 << 7)
63bea12b78SPaul Burton #define PCI_CFG_PIIX4_SERIRQC_CONT	(1 << 6)
64bea12b78SPaul Burton 
65bea12b78SPaul Burton #define PCI_CFG_PIIX4_GENCFG_SERIRQ	(1 << 16)
6681f98bbdSPaul Burton 
67*ba21a453SPaul Burton #define PCI_CFG_PIIX4_IDETIM_PRI	0x40
68*ba21a453SPaul Burton #define PCI_CFG_PIIX4_IDETIM_SEC	0x42
69*ba21a453SPaul Burton 
70*ba21a453SPaul Burton #define PCI_CFG_PIIX4_IDETIM_IDE	(1 << 15)
71*ba21a453SPaul Burton 
725a4dcfacSGabor Juhos #endif /* _MIPS_ASM_MALTA_H */
73