1819833afSPeter Tyser /* 2819833afSPeter Tyser * Cache operations for the cache instruction. 3819833afSPeter Tyser * 4819833afSPeter Tyser * (C) Copyright 1996, 97, 99, 2002, 03 Ralf Baechle 5819833afSPeter Tyser * (C) Copyright 1999 Silicon Graphics, Inc. 6*898582bdSDaniel Schwierzeck * 7*898582bdSDaniel Schwierzeck * SPDX-License-Identifier: GPL-2.0 8819833afSPeter Tyser */ 9819833afSPeter Tyser #ifndef __ASM_CACHEOPS_H 10819833afSPeter Tyser #define __ASM_CACHEOPS_H 11819833afSPeter Tyser 122b8bcc5aSPaul Burton #ifndef __ASSEMBLY__ 132b8bcc5aSPaul Burton 142b8bcc5aSPaul Burton static inline void mips_cache(int op, const volatile void *addr) 152b8bcc5aSPaul Burton { 162b8bcc5aSPaul Burton #ifdef __GCC_HAVE_BUILTIN_MIPS_CACHE 172b8bcc5aSPaul Burton __builtin_mips_cache(op, addr); 182b8bcc5aSPaul Burton #else 1949bbdae3STony Wu __asm__ __volatile__("cache %0, %1" : : "i"(op), "R"(addr)); 202b8bcc5aSPaul Burton #endif 212b8bcc5aSPaul Burton } 222b8bcc5aSPaul Burton 232b8bcc5aSPaul Burton #endif /* !__ASSEMBLY__ */ 242b8bcc5aSPaul Burton 25819833afSPeter Tyser /* 26819833afSPeter Tyser * Cache Operations available on all MIPS processors with R4000-style caches 27819833afSPeter Tyser */ 28cb0a6a1eSZhi-zhou Zhang #define INDEX_INVALIDATE_I 0x00 29cb0a6a1eSZhi-zhou Zhang #define INDEX_WRITEBACK_INV_D 0x01 30cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_I 0x04 31cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_D 0x05 32cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_I 0x08 33cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_D 0x09 34819833afSPeter Tyser #if defined(CONFIG_CPU_LOONGSON2) 35cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_I 0x00 36819833afSPeter Tyser #else 37cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_I 0x10 38819833afSPeter Tyser #endif 39cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_D 0x11 40cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_INV_D 0x15 41819833afSPeter Tyser 42819833afSPeter Tyser /* 43819833afSPeter Tyser * R4000-specific cacheops 44819833afSPeter Tyser */ 45cb0a6a1eSZhi-zhou Zhang #define CREATE_DIRTY_EXCL_D 0x0d 46cb0a6a1eSZhi-zhou Zhang #define FILL 0x14 47cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_I 0x18 48cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_D 0x19 49819833afSPeter Tyser 50819833afSPeter Tyser /* 51819833afSPeter Tyser * R4000SC and R4400SC-specific cacheops 52819833afSPeter Tyser */ 53cb0a6a1eSZhi-zhou Zhang #define INDEX_INVALIDATE_SI 0x02 54cb0a6a1eSZhi-zhou Zhang #define INDEX_WRITEBACK_INV_SD 0x03 55cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_SI 0x06 56cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_SD 0x07 57cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_SI 0x0A 58cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_SD 0x0B 59cb0a6a1eSZhi-zhou Zhang #define CREATE_DIRTY_EXCL_SD 0x0f 60cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_SI 0x12 61cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_SD 0x13 62cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_INV_SD 0x17 63cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_SD 0x1b 64cb0a6a1eSZhi-zhou Zhang #define HIT_SET_VIRTUAL_SI 0x1e 65cb0a6a1eSZhi-zhou Zhang #define HIT_SET_VIRTUAL_SD 0x1f 66819833afSPeter Tyser 67819833afSPeter Tyser /* 68819833afSPeter Tyser * R5000-specific cacheops 69819833afSPeter Tyser */ 70cb0a6a1eSZhi-zhou Zhang #define R5K_PAGE_INVALIDATE_S 0x17 71819833afSPeter Tyser 72819833afSPeter Tyser /* 73819833afSPeter Tyser * RM7000-specific cacheops 74819833afSPeter Tyser */ 75cb0a6a1eSZhi-zhou Zhang #define PAGE_INVALIDATE_T 0x16 76819833afSPeter Tyser 77819833afSPeter Tyser /* 78819833afSPeter Tyser * R10000-specific cacheops 79819833afSPeter Tyser * 80819833afSPeter Tyser * Cacheops 0x02, 0x06, 0x0a, 0x0c-0x0e, 0x16, 0x1a and 0x1e are unused. 81819833afSPeter Tyser * Most of the _S cacheops are identical to the R4000SC _SD cacheops. 82819833afSPeter Tyser */ 83cb0a6a1eSZhi-zhou Zhang #define INDEX_WRITEBACK_INV_S 0x03 84cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_S 0x07 85cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_S 0x0B 86cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_S 0x13 87cb0a6a1eSZhi-zhou Zhang #define CACHE_BARRIER 0x14 88cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_INV_S 0x17 89cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_DATA_I 0x18 90cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_DATA_D 0x19 91cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_DATA_S 0x1b 92cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_DATA_I 0x1c 93cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_DATA_D 0x1d 94cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_DATA_S 0x1f 95819833afSPeter Tyser 96819833afSPeter Tyser #endif /* __ASM_CACHEOPS_H */ 97