1819833afSPeter Tyser /* 2819833afSPeter Tyser * MCF5445x Internal Memory Map 3819833afSPeter Tyser * 4819833afSPeter Tyser * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6819833afSPeter Tyser * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8819833afSPeter Tyser */ 9819833afSPeter Tyser 10819833afSPeter Tyser #ifndef __MCF5445X__ 11819833afSPeter Tyser #define __MCF5445X__ 12819833afSPeter Tyser 13819833afSPeter Tyser /********************************************************************* 14819833afSPeter Tyser * Interrupt Controller (INTC) 15819833afSPeter Tyser *********************************************************************/ 16819833afSPeter Tyser #define INT0_LO_RSVD0 (0) 17819833afSPeter Tyser #define INT0_LO_EPORT1 (1) 18819833afSPeter Tyser #define INT0_LO_EPORT2 (2) 19819833afSPeter Tyser #define INT0_LO_EPORT3 (3) 20819833afSPeter Tyser #define INT0_LO_EPORT4 (4) 21819833afSPeter Tyser #define INT0_LO_EPORT5 (5) 22819833afSPeter Tyser #define INT0_LO_EPORT6 (6) 23819833afSPeter Tyser #define INT0_LO_EPORT7 (7) 24819833afSPeter Tyser #define INT0_LO_EDMA_00 (8) 25819833afSPeter Tyser #define INT0_LO_EDMA_01 (9) 26819833afSPeter Tyser #define INT0_LO_EDMA_02 (10) 27819833afSPeter Tyser #define INT0_LO_EDMA_03 (11) 28819833afSPeter Tyser #define INT0_LO_EDMA_04 (12) 29819833afSPeter Tyser #define INT0_LO_EDMA_05 (13) 30819833afSPeter Tyser #define INT0_LO_EDMA_06 (14) 31819833afSPeter Tyser #define INT0_LO_EDMA_07 (15) 32819833afSPeter Tyser #define INT0_LO_EDMA_08 (16) 33819833afSPeter Tyser #define INT0_LO_EDMA_09 (17) 34819833afSPeter Tyser #define INT0_LO_EDMA_10 (18) 35819833afSPeter Tyser #define INT0_LO_EDMA_11 (19) 36819833afSPeter Tyser #define INT0_LO_EDMA_12 (20) 37819833afSPeter Tyser #define INT0_LO_EDMA_13 (21) 38819833afSPeter Tyser #define INT0_LO_EDMA_14 (22) 39819833afSPeter Tyser #define INT0_LO_EDMA_15 (23) 40819833afSPeter Tyser #define INT0_LO_EDMA_ERR (24) 41819833afSPeter Tyser #define INT0_LO_SCM (25) 42819833afSPeter Tyser #define INT0_LO_UART0 (26) 43819833afSPeter Tyser #define INT0_LO_UART1 (27) 44819833afSPeter Tyser #define INT0_LO_UART2 (28) 45819833afSPeter Tyser #define INT0_LO_RSVD1 (29) 46819833afSPeter Tyser #define INT0_LO_I2C (30) 47819833afSPeter Tyser #define INT0_LO_QSPI (31) 48819833afSPeter Tyser #define INT0_HI_DTMR0 (32) 49819833afSPeter Tyser #define INT0_HI_DTMR1 (33) 50819833afSPeter Tyser #define INT0_HI_DTMR2 (34) 51819833afSPeter Tyser #define INT0_HI_DTMR3 (35) 52819833afSPeter Tyser #define INT0_HI_FEC0_TXF (36) 53819833afSPeter Tyser #define INT0_HI_FEC0_TXB (37) 54819833afSPeter Tyser #define INT0_HI_FEC0_UN (38) 55819833afSPeter Tyser #define INT0_HI_FEC0_RL (39) 56819833afSPeter Tyser #define INT0_HI_FEC0_RXF (40) 57819833afSPeter Tyser #define INT0_HI_FEC0_RXB (41) 58819833afSPeter Tyser #define INT0_HI_FEC0_MII (42) 59819833afSPeter Tyser #define INT0_HI_FEC0_LC (43) 60819833afSPeter Tyser #define INT0_HI_FEC0_HBERR (44) 61819833afSPeter Tyser #define INT0_HI_FEC0_GRA (45) 62819833afSPeter Tyser #define INT0_HI_FEC0_EBERR (46) 63819833afSPeter Tyser #define INT0_HI_FEC0_BABT (47) 64819833afSPeter Tyser #define INT0_HI_FEC0_BABR (48) 65819833afSPeter Tyser #define INT0_HI_FEC1_TXF (49) 66819833afSPeter Tyser #define INT0_HI_FEC1_TXB (50) 67819833afSPeter Tyser #define INT0_HI_FEC1_UN (51) 68819833afSPeter Tyser #define INT0_HI_FEC1_RL (52) 69819833afSPeter Tyser #define INT0_HI_FEC1_RXF (53) 70819833afSPeter Tyser #define INT0_HI_FEC1_RXB (54) 71819833afSPeter Tyser #define INT0_HI_FEC1_MII (55) 72819833afSPeter Tyser #define INT0_HI_FEC1_LC (56) 73819833afSPeter Tyser #define INT0_HI_FEC1_HBERR (57) 74819833afSPeter Tyser #define INT0_HI_FEC1_GRA (58) 75819833afSPeter Tyser #define INT0_HI_FEC1_EBERR (59) 76819833afSPeter Tyser #define INT0_HI_FEC1_BABT (60) 77819833afSPeter Tyser #define INT0_HI_FEC1_BABR (61) 78819833afSPeter Tyser #define INT0_HI_SCMIR (62) 79819833afSPeter Tyser #define INT0_HI_RTC_ISR (63) 80819833afSPeter Tyser 81819833afSPeter Tyser #define INT1_HI_DSPI_EOQF (33) 82819833afSPeter Tyser #define INT1_HI_DSPI_TFFF (34) 83819833afSPeter Tyser #define INT1_HI_DSPI_TCF (35) 84819833afSPeter Tyser #define INT1_HI_DSPI_TFUF (36) 85819833afSPeter Tyser #define INT1_HI_DSPI_RFDF (37) 86819833afSPeter Tyser #define INT1_HI_DSPI_RFOF (38) 87819833afSPeter Tyser #define INT1_HI_DSPI_RFOF_TFUF (39) 88819833afSPeter Tyser #define INT1_HI_RNG_EI (40) 89819833afSPeter Tyser #define INT1_HI_PIT0_PIF (43) 90819833afSPeter Tyser #define INT1_HI_PIT1_PIF (44) 91819833afSPeter Tyser #define INT1_HI_PIT2_PIF (45) 92819833afSPeter Tyser #define INT1_HI_PIT3_PIF (46) 93819833afSPeter Tyser #define INT1_HI_USBOTG_USBSTS (47) 94819833afSPeter Tyser #define INT1_HI_SSI_ISR (49) 95819833afSPeter Tyser #define INT1_HI_CCM_UOCSR (53) 96819833afSPeter Tyser #define INT1_HI_ATA_ISR (54) 97819833afSPeter Tyser #define INT1_HI_PCI_SCR (55) 98819833afSPeter Tyser #define INT1_HI_PCI_ASR (56) 99819833afSPeter Tyser #define INT1_HI_PLL_LOCKS (57) 100819833afSPeter Tyser 101819833afSPeter Tyser /********************************************************************* 102819833afSPeter Tyser * Watchdog Timer Modules (WTM) 103819833afSPeter Tyser *********************************************************************/ 104819833afSPeter Tyser 105819833afSPeter Tyser /* Bit definitions and macros for WCR */ 106819833afSPeter Tyser #define WTM_WCR_EN (0x0001) 107819833afSPeter Tyser #define WTM_WCR_HALTED (0x0002) 108819833afSPeter Tyser #define WTM_WCR_DOZE (0x0004) 109819833afSPeter Tyser #define WTM_WCR_WAIT (0x0008) 110819833afSPeter Tyser 111819833afSPeter Tyser /********************************************************************* 112819833afSPeter Tyser * Serial Boot Facility (SBF) 113819833afSPeter Tyser *********************************************************************/ 114819833afSPeter Tyser 115819833afSPeter Tyser /* Bit definitions and macros for SBFCR */ 116819833afSPeter Tyser #define SBF_SBFCR_BLDIV(x) (((x)&0x000F)) /* Boot loader clock divider */ 117819833afSPeter Tyser #define SBF_SBFCR_FR (0x0010) /* Fast read */ 118819833afSPeter Tyser 119819833afSPeter Tyser /********************************************************************* 120819833afSPeter Tyser * Reset Controller Module (RCM) 121819833afSPeter Tyser *********************************************************************/ 122819833afSPeter Tyser 123819833afSPeter Tyser /* Bit definitions and macros for RCR */ 124819833afSPeter Tyser #define RCM_RCR_FRCRSTOUT (0x40) 125819833afSPeter Tyser #define RCM_RCR_SOFTRST (0x80) 126819833afSPeter Tyser 127819833afSPeter Tyser /* Bit definitions and macros for RSR */ 128819833afSPeter Tyser #define RCM_RSR_LOL (0x01) 129819833afSPeter Tyser #define RCM_RSR_WDR_CORE (0x02) 130819833afSPeter Tyser #define RCM_RSR_EXT (0x04) 131819833afSPeter Tyser #define RCM_RSR_POR (0x08) 132819833afSPeter Tyser #define RCM_RSR_SOFT (0x20) 133819833afSPeter Tyser 134819833afSPeter Tyser /********************************************************************* 135819833afSPeter Tyser * Chip Configuration Module (CCM) 136819833afSPeter Tyser *********************************************************************/ 137819833afSPeter Tyser 138819833afSPeter Tyser /* Bit definitions and macros for CCR_360 */ 139819833afSPeter Tyser #define CCM_CCR_360_PLLMULT2(x) (((x)&0x0003)) /* 2-Bit PLL clock mode */ 140819833afSPeter Tyser #define CCM_CCR_360_PCISLEW (0x0004) /* PCI pad slew rate mode */ 141819833afSPeter Tyser #define CCM_CCR_360_PCIMODE (0x0008) /* PCI host/agent mode */ 142819833afSPeter Tyser #define CCM_CCR_360_PLLMODE (0x0010) /* PLL Mode */ 143819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG(x) (((x)&0x0007)<<5) /* Flexbus/PCI port size configuration */ 144819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3(x) (((x)&0x0007)) /* 3-Bit PLL Clock Mode */ 145819833afSPeter Tyser #define CCM_CCR_360_OSCMODE (0x0008) /* Oscillator Clock Mode */ 146819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_MASK (0x00E0) 147819833afSPeter Tyser #define CCM_CCR_360_PLLMULT2_MASK (0x0003) 148819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_MASK (0x0007) 149819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_NM_NP_32 (0x0000) 150819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_NM_NP_8 (0x0020) 151819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_NM_NP_16 (0x0040) 152819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_M_P_16 (0x0060) 153819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_M_NP_32 (0x0080) 154819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_M_NP_8 (0x00A0) 155819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_M_NP_16 (0x00C0) 156819833afSPeter Tyser #define CCM_CCR_360_FBCONFIG_M_P_8 (0x00E0) 157819833afSPeter Tyser #define CCM_CCR_360_PLLMULT2_12X (0x0000) 158819833afSPeter Tyser #define CCM_CCR_360_PLLMULT2_6X (0x0001) 159819833afSPeter Tyser #define CCM_CCR_360_PLLMULT2_16X (0x0002) 160819833afSPeter Tyser #define CCM_CCR_360_PLLMULT2_8X (0x0003) 161819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_20X (0x0000) 162819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_10X (0x0001) 163819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_24X (0x0002) 164819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_18X (0x0003) 165819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_12X (0x0004) 166819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_6X (0x0005) 167819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_16X (0x0006) 168819833afSPeter Tyser #define CCM_CCR_360_PLLMULT3_8X (0x0007) 169819833afSPeter Tyser 170819833afSPeter Tyser /* Bit definitions and macros for CCR_256 */ 171819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3(x) (((x)&0x0007)) /* 3-Bit PLL clock mode */ 172819833afSPeter Tyser #define CCM_CCR_256_OSCMODE (0x0008) /* Oscillator clock mode */ 173819833afSPeter Tyser #define CCM_CCR_256_PLLMODE (0x0010) /* PLL Mode */ 174819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG(x) (((x)&0x0007)<<5) /* Flexbus/PCI port size configuration */ 175819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_MASK (0x00E0) 176819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_NM_32 (0x0000) 177819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_NM_8 (0x0020) 178819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_NM_16 (0x0040) 179819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_M_32 (0x0080) 180819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_M_8 (0x00A0) 181819833afSPeter Tyser #define CCM_CCR_256_FBCONFIG_M_16 (0x00C0) 182819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_MASK (0x0007) 183819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_20X (0x0000) 184819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_10X (0x0001) 185819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_24X (0x0002) 186819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_18X (0x0003) 187819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_12X (0x0004) 188819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_6X (0x0005) 189819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_16X (0x0006) 190819833afSPeter Tyser #define CCM_CCR_256_PLLMULT3_8X (0x0007) 191819833afSPeter Tyser 192819833afSPeter Tyser /* Bit definitions and macros for RCON_360 */ 193819833afSPeter Tyser #define CCM_RCON_360_PLLMULT(x) (((x)&0x0003)) /* PLL clock mode */ 194819833afSPeter Tyser #define CCM_RCON_360_PCISLEW (0x0004) /* PCI pad slew rate mode */ 195819833afSPeter Tyser #define CCM_RCON_360_PCIMODE (0x0008) /* PCI host/agent mode */ 196819833afSPeter Tyser #define CCM_RCON_360_PLLMODE (0x0010) /* PLL Mode */ 197819833afSPeter Tyser #define CCM_RCON_360_FBCONFIG(x) (((x)&0x0007)<<5) /* Flexbus/PCI port size configuration */ 198819833afSPeter Tyser 199819833afSPeter Tyser /* Bit definitions and macros for RCON_256 */ 200819833afSPeter Tyser #define CCM_RCON_256_PLLMULT(x) (((x)&0x0007)) /* PLL clock mode */ 201819833afSPeter Tyser #define CCM_RCON_256_OSCMODE (0x0008) /* Oscillator clock mode */ 202819833afSPeter Tyser #define CCM_RCON_256_PLLMODE (0x0010) /* PLL Mode */ 203819833afSPeter Tyser #define CCM_RCON_256_FBCONFIG(x) (((x)&0x0007)<<5) /* Flexbus/PCI port size configuration */ 204819833afSPeter Tyser 205819833afSPeter Tyser /* Bit definitions and macros for CIR */ 206819833afSPeter Tyser #define CCM_CIR_PRN(x) (((x)&0x003F)) /* Part revision number */ 207819833afSPeter Tyser #define CCM_CIR_PIN(x) (((x)&0x03FF)<<6) /* Part identification number */ 208819833afSPeter Tyser #define CCM_CIR_PIN_MASK (0xFFC0) 209819833afSPeter Tyser #define CCM_CIR_PRN_MASK (0x003F) 210819833afSPeter Tyser #define CCM_CIR_PIN_MCF54450 (0x4F<<6) 211819833afSPeter Tyser #define CCM_CIR_PIN_MCF54451 (0x4D<<6) 212819833afSPeter Tyser #define CCM_CIR_PIN_MCF54452 (0x4B<<6) 213819833afSPeter Tyser #define CCM_CIR_PIN_MCF54453 (0x49<<6) 214819833afSPeter Tyser #define CCM_CIR_PIN_MCF54454 (0x4A<<6) 215819833afSPeter Tyser #define CCM_CIR_PIN_MCF54455 (0x48<<6) 216819833afSPeter Tyser 217819833afSPeter Tyser /* Bit definitions and macros for MISCCR */ 218819833afSPeter Tyser #define CCM_MISCCR_USBSRC (0x0001) /* USB clock source */ 219819833afSPeter Tyser #define CCM_MISCCR_USBOC (0x0002) /* USB VBUS over-current sense polarity */ 220819833afSPeter Tyser #define CCM_MISCCR_USBPUE (0x0004) /* USB transceiver pull-up enable */ 221819833afSPeter Tyser #define CCM_MISCCR_SSISRC (0x0010) /* SSI clock source */ 222819833afSPeter Tyser #define CCM_MISCCR_TIMDMA (0x0020) /* Timer DMA mux selection */ 223819833afSPeter Tyser #define CCM_MISCCR_SSIPUS (0x0040) /* SSI RXD/TXD pull select */ 224819833afSPeter Tyser #define CCM_MISCCR_SSIPUE (0x0080) /* SSI RXD/TXD pull enable */ 225819833afSPeter Tyser #define CCM_MISCCR_BMT(x) (((x)&0x0007)<<8) /* Bus monitor timing field */ 226819833afSPeter Tyser #define CCM_MISCCR_BME (0x0800) /* Bus monitor external enable bit */ 227819833afSPeter Tyser #define CCM_MISCCR_LIMP (0x1000) /* Limp mode enable */ 228819833afSPeter Tyser #define CCM_MISCCR_BMT_65536 (0) 229819833afSPeter Tyser #define CCM_MISCCR_BMT_32768 (1) 230819833afSPeter Tyser #define CCM_MISCCR_BMT_16384 (2) 231819833afSPeter Tyser #define CCM_MISCCR_BMT_8192 (3) 232819833afSPeter Tyser #define CCM_MISCCR_BMT_4096 (4) 233819833afSPeter Tyser #define CCM_MISCCR_BMT_2048 (5) 234819833afSPeter Tyser #define CCM_MISCCR_BMT_1024 (6) 235819833afSPeter Tyser #define CCM_MISCCR_BMT_512 (7) 236819833afSPeter Tyser #define CCM_MISCCR_SSIPUS_UP (1) 237819833afSPeter Tyser #define CCM_MISCCR_SSIPUS_DOWN (0) 238819833afSPeter Tyser #define CCM_MISCCR_TIMDMA_TIM (1) 239819833afSPeter Tyser #define CCM_MISCCR_TIMDMA_SSI (0) 240819833afSPeter Tyser #define CCM_MISCCR_SSISRC_CLKIN (0) 241819833afSPeter Tyser #define CCM_MISCCR_SSISRC_PLL (1) 242819833afSPeter Tyser #define CCM_MISCCR_USBOC_ACTHI (0) 243819833afSPeter Tyser #define CCM_MISCCR_USBOV_ACTLO (1) 244819833afSPeter Tyser #define CCM_MISCCR_USBSRC_CLKIN (0) 245819833afSPeter Tyser #define CCM_MISCCR_USBSRC_PLL (1) 246819833afSPeter Tyser 247819833afSPeter Tyser /* Bit definitions and macros for CDR */ 248819833afSPeter Tyser #define CCM_CDR_SSIDIV(x) (((x)&0x00FF)) /* SSI oversampling clock divider */ 249819833afSPeter Tyser #define CCM_CDR_LPDIV(x) (((x)&0x000F)<<8) /* Low power clock divider */ 250819833afSPeter Tyser 251819833afSPeter Tyser /* Bit definitions and macros for UOCSR */ 252819833afSPeter Tyser #define CCM_UOCSR_XPDE (0x0001) /* On-chip transceiver pull-down enable */ 253819833afSPeter Tyser #define CCM_UOCSR_UOMIE (0x0002) /* USB OTG misc interrupt enable */ 254819833afSPeter Tyser #define CCM_UOCSR_WKUP (0x0004) /* USB OTG controller wake-up event */ 255819833afSPeter Tyser #define CCM_UOCSR_PWRFLT (0x0008) /* VBUS power fault */ 256819833afSPeter Tyser #define CCM_UOCSR_SEND (0x0010) /* Session end */ 257819833afSPeter Tyser #define CCM_UOCSR_VVLD (0x0020) /* VBUS valid indicator */ 258819833afSPeter Tyser #define CCM_UOCSR_BVLD (0x0040) /* B-peripheral valid indicator */ 259819833afSPeter Tyser #define CCM_UOCSR_AVLD (0x0080) /* A-peripheral valid indicator */ 260819833afSPeter Tyser #define CCM_UOCSR_DPPU (0x0100) /* D+ pull-up for FS enabled (read-only) */ 261819833afSPeter Tyser #define CCM_UOCSR_DCR_VBUS (0x0200) /* VBUS discharge resistor enabled (read-only) */ 262819833afSPeter Tyser #define CCM_UOCSR_CRG_VBUS (0x0400) /* VBUS charge resistor enabled (read-only) */ 263819833afSPeter Tyser #define CCM_UOCSR_DMPD (0x1000) /* D- 15Kohm pull-down (read-only) */ 264819833afSPeter Tyser #define CCM_UOCSR_DPPD (0x2000) /* D+ 15Kohm pull-down (read-only) */ 265819833afSPeter Tyser 266819833afSPeter Tyser /********************************************************************* 267819833afSPeter Tyser * General Purpose I/O Module (GPIO) 268819833afSPeter Tyser *********************************************************************/ 269819833afSPeter Tyser 270819833afSPeter Tyser /* Bit definitions and macros for PAR_FEC */ 271819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0(x) (((x)&0x07)) 272819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1(x) (((x)&0x07)<<4) 273819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1_UNMASK (0x8F) 274819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1_MII (0x70) 275819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1_RMII_GPIO (0x30) 276819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1_RMII_ATA (0x20) 277819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1_ATA (0x10) 278819833afSPeter Tyser #define GPIO_PAR_FEC_FEC1_GPIO (0x00) 279819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0_UNMASK (0xF8) 280819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0_MII (0x07) 281819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0_RMII_GPIO (0x03) 282819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0_RMII_ULPI (0x02) 283819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0_ULPI (0x01) 284819833afSPeter Tyser #define GPIO_PAR_FEC_FEC0_GPIO (0x00) 285819833afSPeter Tyser 286819833afSPeter Tyser /* Bit definitions and macros for PAR_DMA */ 287819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ0 (0x01) 288819833afSPeter Tyser #define GPIO_PAR_DMA_DACK0(x) (((x)&0x03)<<2) 289819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ1(x) (((x)&0x03)<<4) 290819833afSPeter Tyser #define GPIO_PAR_DMA_DACK1(x) (((x)&0x03)<<6) 291819833afSPeter Tyser #define GPIO_PAR_DMA_DACK1_UNMASK (0x3F) 292819833afSPeter Tyser #define GPIO_PAR_DMA_DACK1_DACK1 (0xC0) 293819833afSPeter Tyser #define GPIO_PAR_DMA_DACK1_ULPI_DIR (0x40) 294819833afSPeter Tyser #define GPIO_PAR_DMA_DACK1_GPIO (0x00) 295819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ1_UNMASK (0xCF) 296819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ1_DREQ1 (0x30) 297819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ1_USB_CLKIN (0x10) 298819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ1_GPIO (0x00) 299819833afSPeter Tyser #define GPIO_PAR_DMA_DACK0_UNMASK (0xF3) 300819833afSPeter Tyser #define GPIO_PAR_DMA_DACK0_DACK1 (0x0C) 301e9b43caeSWolfgang Wegner #define GPIO_PAR_DMA_DACK0_PCS3 (0x08) 302819833afSPeter Tyser #define GPIO_PAR_DMA_DACK0_ULPI_DIR (0x04) 303819833afSPeter Tyser #define GPIO_PAR_DMA_DACK0_GPIO (0x00) 304819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ0_DREQ0 (0x01) 305819833afSPeter Tyser #define GPIO_PAR_DMA_DREQ0_GPIO (0x00) 306819833afSPeter Tyser 307819833afSPeter Tyser /* Bit definitions and macros for PAR_FBCTL */ 308819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS(x) (((x)&0x03)<<3) 309819833afSPeter Tyser #define GPIO_PAR_FBCTL_RW (0x20) 310819833afSPeter Tyser #define GPIO_PAR_FBCTL_TA (0x40) 311819833afSPeter Tyser #define GPIO_PAR_FBCTL_OE (0x80) 312819833afSPeter Tyser #define GPIO_PAR_FBCTL_OE_OE (0x80) 313819833afSPeter Tyser #define GPIO_PAR_FBCTL_OE_GPIO (0x00) 314819833afSPeter Tyser #define GPIO_PAR_FBCTL_TA_TA (0x40) 315819833afSPeter Tyser #define GPIO_PAR_FBCTL_TA_GPIO (0x00) 316819833afSPeter Tyser #define GPIO_PAR_FBCTL_RW_RW (0x20) 317819833afSPeter Tyser #define GPIO_PAR_FBCTL_RW_GPIO (0x00) 318819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_UNMASK (0xE7) 319819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_TS (0x18) 320819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_ALE (0x10) 321819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_TBST (0x08) 322819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_GPIO (0x80) 323819833afSPeter Tyser 324819833afSPeter Tyser /* Bit definitions and macros for PAR_DSPI */ 325819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK (0x01) 326819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT (0x02) 327819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN (0x04) 328819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0 (0x08) 329819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS1 (0x10) 330819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS2 (0x20) 331819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS5 (0x40) 332819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS5_PCS5 (0x40) 333819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS5_GPIO (0x00) 334819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS2_PCS2 (0x20) 335819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS2_GPIO (0x00) 336819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS1_PCS1 (0x10) 337819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS1_GPIO (0x00) 338819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0_PCS0 (0x08) 339819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0_GPIO (0x00) 340819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN_SIN (0x04) 341819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN_GPIO (0x00) 342819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT_SOUT (0x02) 343819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT_GPIO (0x00) 344819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK_SCK (0x01) 345819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK_GPIO (0x00) 346819833afSPeter Tyser 347819833afSPeter Tyser /* Bit definitions and macros for PAR_BE */ 348819833afSPeter Tyser #define GPIO_PAR_BE_BS0 (0x01) 349819833afSPeter Tyser #define GPIO_PAR_BE_BS1 (0x04) 350819833afSPeter Tyser #define GPIO_PAR_BE_BS2(x) (((x)&0x03)<<4) 351819833afSPeter Tyser #define GPIO_PAR_BE_BS3(x) (((x)&0x03)<<6) 352819833afSPeter Tyser #define GPIO_PAR_BE_BE3_UNMASK (0x3F) 353819833afSPeter Tyser #define GPIO_PAR_BE_BE3_BE3 (0xC0) 354819833afSPeter Tyser #define GPIO_PAR_BE_BE3_TSIZ1 (0x80) 355819833afSPeter Tyser #define GPIO_PAR_BE_BE3_GPIO (0x00) 356819833afSPeter Tyser #define GPIO_PAR_BE_BE2_UNMASK (0xCF) 357819833afSPeter Tyser #define GPIO_PAR_BE_BE2_BE2 (0x30) 358819833afSPeter Tyser #define GPIO_PAR_BE_BE2_TSIZ0 (0x20) 359819833afSPeter Tyser #define GPIO_PAR_BE_BE2_GPIO (0x00) 360819833afSPeter Tyser #define GPIO_PAR_BE_BE1_BE1 (0x04) 361819833afSPeter Tyser #define GPIO_PAR_BE_BE1_GPIO (0x00) 362819833afSPeter Tyser #define GPIO_PAR_BE_BE0_BE0 (0x01) 363819833afSPeter Tyser #define GPIO_PAR_BE_BE0_GPIO (0x00) 364819833afSPeter Tyser 365819833afSPeter Tyser /* Bit definitions and macros for PAR_CS */ 366819833afSPeter Tyser #define GPIO_PAR_CS_CS1 (0x02) 367819833afSPeter Tyser #define GPIO_PAR_CS_CS2 (0x04) 368819833afSPeter Tyser #define GPIO_PAR_CS_CS3 (0x08) 369819833afSPeter Tyser #define GPIO_PAR_CS_CS3_CS3 (0x08) 370819833afSPeter Tyser #define GPIO_PAR_CS_CS3_GPIO (0x00) 371819833afSPeter Tyser #define GPIO_PAR_CS_CS2_CS2 (0x04) 372819833afSPeter Tyser #define GPIO_PAR_CS_CS2_GPIO (0x00) 373819833afSPeter Tyser #define GPIO_PAR_CS_CS1_CS1 (0x02) 374819833afSPeter Tyser #define GPIO_PAR_CS_CS1_GPIO (0x00) 375819833afSPeter Tyser 376819833afSPeter Tyser /* Bit definitions and macros for PAR_TIMER */ 377819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN(x) (((x)&0x03)) 378819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN(x) (((x)&0x03)<<2) 379819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN(x) (((x)&0x03)<<4) 380819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN(x) (((x)&0x03)<<6) 381819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_UNMASK (0x3F) 382819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_T3IN (0xC0) 383819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_T3OUT (0x80) 384819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_U2RXD (0x40) 385819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_GPIO (0x00) 386819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_UNMASK (0xCF) 387819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_T2IN (0x30) 388819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_T2OUT (0x20) 389819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_U2TXD (0x10) 390819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_GPIO (0x00) 391819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_UNMASK (0xF3) 392819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_T1IN (0x0C) 393819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_T1OUT (0x08) 394819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_U2CTS (0x04) 395819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_GPIO (0x00) 396819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_UNMASK (0xFC) 397819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_T0IN (0x03) 398819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_T0OUT (0x02) 399819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_U2RTS (0x01) 400819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_GPIO (0x00) 401819833afSPeter Tyser 402819833afSPeter Tyser /* Bit definitions and macros for PAR_USB */ 403819833afSPeter Tyser #define GPIO_PAR_USB_VBUSOC(x) (((x)&0x03)) 404819833afSPeter Tyser #define GPIO_PAR_USB_VBUSEN(x) (((x)&0x03)<<2) 405819833afSPeter Tyser #define GPIO_PAR_USB_VBUSEN_UNMASK (0xF3) 406819833afSPeter Tyser #define GPIO_PAR_USB_VBUSEN_VBUSEN (0x0C) 407819833afSPeter Tyser #define GPIO_PAR_USB_VBUSEN_USBPULLUP (0x08) 408819833afSPeter Tyser #define GPIO_PAR_USB_VBUSEN_ULPI_NXT (0x04) 409819833afSPeter Tyser #define GPIO_PAR_USB_VBUSEN_GPIO (0x00) 410819833afSPeter Tyser #define GPIO_PAR_USB_VBUSOC_UNMASK (0xFC) 411819833afSPeter Tyser #define GPIO_PAR_USB_VBUSOC_VBUSOC (0x03) 412819833afSPeter Tyser #define GPIO_PAR_USB_VBUSOC_ULPI_STP (0x01) 413819833afSPeter Tyser #define GPIO_PAR_USB_VBUSOC_GPIO (0x00) 414819833afSPeter Tyser 415819833afSPeter Tyser /* Bit definitions and macros for PAR_UART */ 416819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD (0x01) 417819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD (0x02) 418819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS (0x04) 419819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS (0x08) 420819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD (0x10) 421819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD (0x20) 422819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS (0x40) 423819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS (0x80) 424819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_U1CTS (0x80) 425819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_GPIO (0x00) 426819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_U1RTS (0x40) 427819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_GPIO (0x00) 428819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD_U1RXD (0x20) 429819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD_GPIO (0x00) 430819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD_U1TXD (0x10) 431819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD_GPIO (0x00) 432819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_U0CTS (0x08) 433819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_GPIO (0x00) 434819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_U0RTS (0x04) 435819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_GPIO (0x00) 436819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD_U0RXD (0x02) 437819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD_GPIO (0x00) 438819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD_U0TXD (0x01) 439819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD_GPIO (0x00) 440819833afSPeter Tyser 441819833afSPeter Tyser /* Bit definitions and macros for PAR_FECI2C */ 442819833afSPeter Tyser #define GPIO_PAR_FECI2C_SDA(x) (((x)&0x0003)) 443819833afSPeter Tyser #define GPIO_PAR_FECI2C_SCL(x) (((x)&0x0003)<<2) 444819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO0 (0x0010) 445819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC0 (0x0040) 446819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO1(x) (((x)&0x0003)<<8) 447819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC1(x) (((x)&0x0003)<<10) 448819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC1_UNMASK (0xF3FF) 449819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC1_MDC1 (0x0C00) 450819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC1_ATA_DIOR (0x0800) 451819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC1_GPIO (0x0000) 452819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO1_UNMASK (0xFCFF) 453819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO1_MDIO1 (0x0300) 454819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO1_ATA_DIOW (0x0200) 455819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO1_GPIO (0x0000) 456819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC0_MDC0 (0x0040) 457819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDC0_GPIO (0x0000) 458819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO0_MDIO0 (0x0010) 459819833afSPeter Tyser #define GPIO_PAR_FECI2C_MDIO0_GPIO (0x0000) 460819833afSPeter Tyser #define GPIO_PAR_FECI2C_SCL_UNMASK (0xFFF3) 461819833afSPeter Tyser #define GPIO_PAR_FECI2C_SCL_SCL (0x000C) 462819833afSPeter Tyser #define GPIO_PAR_FECI2C_SCL_U2TXD (0x0004) 463819833afSPeter Tyser #define GPIO_PAR_FECI2C_SCL_GPIO (0x0000) 464819833afSPeter Tyser #define GPIO_PAR_FECI2C_SDA_UNMASK (0xFFFC) 465819833afSPeter Tyser #define GPIO_PAR_FECI2C_SDA_SDA (0x0003) 466819833afSPeter Tyser #define GPIO_PAR_FECI2C_SDA_U2RXD (0x0001) 467819833afSPeter Tyser #define GPIO_PAR_FECI2C_SDA_GPIO (0x0000) 468819833afSPeter Tyser 469819833afSPeter Tyser /* Bit definitions and macros for PAR_SSI */ 470819833afSPeter Tyser #define GPIO_PAR_SSI_MCLK (0x0001) 471819833afSPeter Tyser #define GPIO_PAR_SSI_STXD(x) (((x)&0x0003)<<2) 472819833afSPeter Tyser #define GPIO_PAR_SSI_SRXD(x) (((x)&0x0003)<<4) 473819833afSPeter Tyser #define GPIO_PAR_SSI_FS(x) (((x)&0x0003)<<6) 474819833afSPeter Tyser #define GPIO_PAR_SSI_BCLK(x) (((x)&0x0003)<<8) 475819833afSPeter Tyser #define GPIO_PAR_SSI_BCLK_UNMASK (0xFCFF) 476819833afSPeter Tyser #define GPIO_PAR_SSI_BCLK_BCLK (0x0300) 477819833afSPeter Tyser #define GPIO_PAR_SSI_BCLK_U1CTS (0x0200) 478819833afSPeter Tyser #define GPIO_PAR_SSI_BCLK_GPIO (0x0000) 479819833afSPeter Tyser #define GPIO_PAR_SSI_FS_UNMASK (0xFF3F) 480819833afSPeter Tyser #define GPIO_PAR_SSI_FS_FS (0x00C0) 481819833afSPeter Tyser #define GPIO_PAR_SSI_FS_U1RTS (0x0080) 482819833afSPeter Tyser #define GPIO_PAR_SSI_FS_GPIO (0x0000) 483819833afSPeter Tyser #define GPIO_PAR_SSI_SRXD_UNMASK (0xFFCF) 484819833afSPeter Tyser #define GPIO_PAR_SSI_SRXD_SRXD (0x0030) 485819833afSPeter Tyser #define GPIO_PAR_SSI_SRXD_U1RXD (0x0020) 486819833afSPeter Tyser #define GPIO_PAR_SSI_SRXD_GPIO (0x0000) 487819833afSPeter Tyser #define GPIO_PAR_SSI_STXD_UNMASK (0xFFF3) 488819833afSPeter Tyser #define GPIO_PAR_SSI_STXD_STXD (0x000C) 489819833afSPeter Tyser #define GPIO_PAR_SSI_STXD_U1TXD (0x0008) 490819833afSPeter Tyser #define GPIO_PAR_SSI_STXD_GPIO (0x0000) 491819833afSPeter Tyser #define GPIO_PAR_SSI_MCLK_MCLK (0x0001) 492819833afSPeter Tyser #define GPIO_PAR_SSI_MCLK_GPIO (0x0000) 493819833afSPeter Tyser 494819833afSPeter Tyser /* Bit definitions and macros for PAR_ATA */ 495819833afSPeter Tyser #define GPIO_PAR_ATA_IORDY (0x0001) 496819833afSPeter Tyser #define GPIO_PAR_ATA_DMARQ (0x0002) 497819833afSPeter Tyser #define GPIO_PAR_ATA_RESET (0x0004) 498819833afSPeter Tyser #define GPIO_PAR_ATA_DA0 (0x0020) 499819833afSPeter Tyser #define GPIO_PAR_ATA_DA1 (0x0040) 500819833afSPeter Tyser #define GPIO_PAR_ATA_DA2 (0x0080) 501819833afSPeter Tyser #define GPIO_PAR_ATA_CS0 (0x0100) 502819833afSPeter Tyser #define GPIO_PAR_ATA_CS1 (0x0200) 503819833afSPeter Tyser #define GPIO_PAR_ATA_BUFEN (0x0400) 504819833afSPeter Tyser #define GPIO_PAR_ATA_BUFEN_BUFEN (0x0400) 505819833afSPeter Tyser #define GPIO_PAR_ATA_BUFEN_GPIO (0x0000) 506819833afSPeter Tyser #define GPIO_PAR_ATA_CS1_CS1 (0x0200) 507819833afSPeter Tyser #define GPIO_PAR_ATA_CS1_GPIO (0x0000) 508819833afSPeter Tyser #define GPIO_PAR_ATA_CS0_CS0 (0x0100) 509819833afSPeter Tyser #define GPIO_PAR_ATA_CS0_GPIO (0x0000) 510819833afSPeter Tyser #define GPIO_PAR_ATA_DA2_DA2 (0x0080) 511819833afSPeter Tyser #define GPIO_PAR_ATA_DA2_GPIO (0x0000) 512819833afSPeter Tyser #define GPIO_PAR_ATA_DA1_DA1 (0x0040) 513819833afSPeter Tyser #define GPIO_PAR_ATA_DA1_GPIO (0x0000) 514819833afSPeter Tyser #define GPIO_PAR_ATA_DA0_DA0 (0x0020) 515819833afSPeter Tyser #define GPIO_PAR_ATA_DA0_GPIO (0x0000) 516819833afSPeter Tyser #define GPIO_PAR_ATA_RESET_RESET (0x0004) 517819833afSPeter Tyser #define GPIO_PAR_ATA_RESET_GPIO (0x0000) 518819833afSPeter Tyser #define GPIO_PAR_ATA_DMARQ_DMARQ (0x0002) 519819833afSPeter Tyser #define GPIO_PAR_ATA_DMARQ_GPIO (0x0000) 520819833afSPeter Tyser #define GPIO_PAR_ATA_IORDY_IORDY (0x0001) 521819833afSPeter Tyser #define GPIO_PAR_ATA_IORDY_GPIO (0x0000) 522819833afSPeter Tyser 523819833afSPeter Tyser /* Bit definitions and macros for PAR_IRQ */ 524819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1 (0x02) 525819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4 (0x10) 526819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4_IRQ4 (0x10) 527819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4_GPIO (0x00) 528819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_IRQ1 (0x02) 529819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_GPIO (0x00) 530819833afSPeter Tyser 531819833afSPeter Tyser /* Bit definitions and macros for PAR_PCI */ 532819833afSPeter Tyser #define GPIO_PAR_PCI_REQ0 (0x0001) 533819833afSPeter Tyser #define GPIO_PAR_PCI_REQ1 (0x0004) 534819833afSPeter Tyser #define GPIO_PAR_PCI_REQ2 (0x0010) 535819833afSPeter Tyser #define GPIO_PAR_PCI_REQ3(x) (((x)&0x0003)<<6) 536819833afSPeter Tyser #define GPIO_PAR_PCI_GNT0 (0x0100) 537819833afSPeter Tyser #define GPIO_PAR_PCI_GNT1 (0x0400) 538819833afSPeter Tyser #define GPIO_PAR_PCI_GNT2 (0x1000) 539819833afSPeter Tyser #define GPIO_PAR_PCI_GNT3(x) (((x)&0x0003)<<14) 540819833afSPeter Tyser #define GPIO_PAR_PCI_GNT3_UNMASK (0x3FFF) 541819833afSPeter Tyser #define GPIO_PAR_PCI_GNT3_GNT3 (0xC000) 542819833afSPeter Tyser #define GPIO_PAR_PCI_GNT3_ATA_DMACK (0x8000) 543819833afSPeter Tyser #define GPIO_PAR_PCI_GNT3_GPIO (0x0000) 544819833afSPeter Tyser #define GPIO_PAR_PCI_GNT2_GNT2 (0x1000) 545819833afSPeter Tyser #define GPIO_PAR_PCI_GNT2_GPIO (0x0000) 546819833afSPeter Tyser #define GPIO_PAR_PCI_GNT1_GNT1 (0x0400) 547819833afSPeter Tyser #define GPIO_PAR_PCI_GNT1_GPIO (0x0000) 548819833afSPeter Tyser #define GPIO_PAR_PCI_GNT0_GNT0 (0x0100) 549819833afSPeter Tyser #define GPIO_PAR_PCI_GNT0_GPIO (0x0000) 550819833afSPeter Tyser #define GPIO_PAR_PCI_REQ3_UNMASK (0xFF3F) 551819833afSPeter Tyser #define GPIO_PAR_PCI_REQ3_REQ3 (0x00C0) 552819833afSPeter Tyser #define GPIO_PAR_PCI_REQ3_ATA_INTRQ (0x0080) 553819833afSPeter Tyser #define GPIO_PAR_PCI_REQ3_GPIO (0x0000) 554819833afSPeter Tyser #define GPIO_PAR_PCI_REQ2_REQ2 (0x0010) 555819833afSPeter Tyser #define GPIO_PAR_PCI_REQ2_GPIO (0x0000) 556819833afSPeter Tyser #define GPIO_PAR_PCI_REQ1_REQ1 (0x0040) 557819833afSPeter Tyser #define GPIO_PAR_PCI_REQ1_GPIO (0x0000) 558819833afSPeter Tyser #define GPIO_PAR_PCI_REQ0_REQ0 (0x0001) 559819833afSPeter Tyser #define GPIO_PAR_PCI_REQ0_GPIO (0x0000) 560819833afSPeter Tyser 561819833afSPeter Tyser /* Bit definitions and macros for MSCR_SDRAM */ 562819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL(x) (((x)&0x03)) 563819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK(x) (((x)&0x03)<<2) 564819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDQS(x) (((x)&0x03)<<4) 565819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDATA(x) (((x)&0x03)<<6) 566819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDATA_UNMASK (0x3F) 567819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDATA_DDR1 (0xC0) 568819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDATA_DDR2 (0x80) 569819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDATA_FS_LPDDR (0x40) 570819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDATA_HS_LPDDR (0x00) 571819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDQS_UNMASK (0xCF) 572819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDQS_DDR1 (0x30) 573819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDQS_DDR2 (0x20) 574819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDQS_FS_LPDDR (0x10) 575819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDDQS_HS_LPDDR (0x00) 576819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_UNMASK (0xF3) 577819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_DDR1 (0x0C) 578819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_DDR2 (0x08) 579819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_FS_LPDDR (0x04) 580819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_HS_LPDDR (0x00) 581819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_UNMASK (0xFC) 582819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_DDR1 (0x03) 583819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_DDR2 (0x02) 584819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_FS_LPDDR (0x01) 585819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_HS_LPDDR (0x00) 586819833afSPeter Tyser 587819833afSPeter Tyser /* Bit definitions and macros for MSCR_PCI */ 588819833afSPeter Tyser #define GPIO_MSCR_PCI_PCI (0x01) 589819833afSPeter Tyser #define GPIO_MSCR_PCI_PCI_HI_66MHZ (0x01) 590819833afSPeter Tyser #define GPIO_MSCR_PCI_PCI_LO_33MHZ (0x00) 591819833afSPeter Tyser 592819833afSPeter Tyser /* Bit definitions and macros for DSCR_I2C */ 593819833afSPeter Tyser #define GPIO_DSCR_I2C_I2C(x) (((x)&0x03)) 594819833afSPeter Tyser #define GPIO_DSCR_I2C_I2C_LOAD_50PF (0x03) 595819833afSPeter Tyser #define GPIO_DSCR_I2C_I2C_LOAD_30PF (0x02) 596819833afSPeter Tyser #define GPIO_DSCR_I2C_I2C_LOAD_20PF (0x01) 597819833afSPeter Tyser #define GPIO_DSCR_I2C_I2C_LOAD_10PF (0x00) 598819833afSPeter Tyser 599819833afSPeter Tyser /* Bit definitions and macros for DSCR_FLEXBUS */ 600819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADL(x) (((x)&0x03)) 601819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADH(x) (((x)&0x03)<<2) 602819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCTL(x) (((x)&0x03)<<4) 603819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCLK(x) (((x)&0x03)<<6) 604819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCLK_LOAD_50PF (0xC0) 605819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCLK_LOAD_30PF (0x80) 606819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCLK_LOAD_20PF (0x40) 607819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCLK_LOAD_10PF (0x00) 608819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCTL_LOAD_50PF (0x30) 609819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCTL_LOAD_30PF (0x20) 610819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCTL_LOAD_20PF (0x10) 611819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBCTL_LOAD_10PF (0x00) 612819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADH_LOAD_50PF (0x0C) 613819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADH_LOAD_30PF (0x08) 614819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADH_LOAD_20PF (0x04) 615819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADH_LOAD_10PF (0x00) 616819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADL_LOAD_50PF (0x03) 617819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADL_LOAD_30PF (0x02) 618819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADL_LOAD_20PF (0x01) 619819833afSPeter Tyser #define GPIO_DSCR_FLEXBUS_FBADL_LOAD_10PF (0x00) 620819833afSPeter Tyser 621819833afSPeter Tyser /* Bit definitions and macros for DSCR_FEC */ 622819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC0(x) (((x)&0x03)) 623819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC1(x) (((x)&0x03)<<2) 624819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC1_LOAD_50PF (0x0C) 625819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC1_LOAD_30PF (0x08) 626819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC1_LOAD_20PF (0x04) 627819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC1_LOAD_10PF (0x00) 628819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC0_LOAD_50PF (0x03) 629819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC0_LOAD_30PF (0x02) 630819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC0_LOAD_20PF (0x01) 631819833afSPeter Tyser #define GPIO_DSCR_FEC_FEC0_LOAD_10PF (0x00) 632819833afSPeter Tyser 633819833afSPeter Tyser /* Bit definitions and macros for DSCR_UART */ 634819833afSPeter Tyser #define GPIO_DSCR_UART_UART0(x) (((x)&0x03)) 635819833afSPeter Tyser #define GPIO_DSCR_UART_UART1(x) (((x)&0x03)<<2) 636819833afSPeter Tyser #define GPIO_DSCR_UART_UART1_LOAD_50PF (0x0C) 637819833afSPeter Tyser #define GPIO_DSCR_UART_UART1_LOAD_30PF (0x08) 638819833afSPeter Tyser #define GPIO_DSCR_UART_UART1_LOAD_20PF (0x04) 639819833afSPeter Tyser #define GPIO_DSCR_UART_UART1_LOAD_10PF (0x00) 640819833afSPeter Tyser #define GPIO_DSCR_UART_UART0_LOAD_50PF (0x03) 641819833afSPeter Tyser #define GPIO_DSCR_UART_UART0_LOAD_30PF (0x02) 642819833afSPeter Tyser #define GPIO_DSCR_UART_UART0_LOAD_20PF (0x01) 643819833afSPeter Tyser #define GPIO_DSCR_UART_UART0_LOAD_10PF (0x00) 644819833afSPeter Tyser 645819833afSPeter Tyser /* Bit definitions and macros for DSCR_DSPI */ 646819833afSPeter Tyser #define GPIO_DSCR_DSPI_DSPI(x) (((x)&0x03)) 647819833afSPeter Tyser #define GPIO_DSCR_DSPI_DSPI_LOAD_50PF (0x03) 648819833afSPeter Tyser #define GPIO_DSCR_DSPI_DSPI_LOAD_30PF (0x02) 649819833afSPeter Tyser #define GPIO_DSCR_DSPI_DSPI_LOAD_20PF (0x01) 650819833afSPeter Tyser #define GPIO_DSCR_DSPI_DSPI_LOAD_10PF (0x00) 651819833afSPeter Tyser 652819833afSPeter Tyser /* Bit definitions and macros for DSCR_TIMER */ 653819833afSPeter Tyser #define GPIO_DSCR_TIMER_TIMER(x) (((x)&0x03)) 654819833afSPeter Tyser #define GPIO_DSCR_TIMER_TIMER_LOAD_50PF (0x03) 655819833afSPeter Tyser #define GPIO_DSCR_TIMER_TIMER_LOAD_30PF (0x02) 656819833afSPeter Tyser #define GPIO_DSCR_TIMER_TIMER_LOAD_20PF (0x01) 657819833afSPeter Tyser #define GPIO_DSCR_TIMER_TIMER_LOAD_10PF (0x00) 658819833afSPeter Tyser 659819833afSPeter Tyser /* Bit definitions and macros for DSCR_SSI */ 660819833afSPeter Tyser #define GPIO_DSCR_SSI_SSI(x) (((x)&0x03)) 661819833afSPeter Tyser #define GPIO_DSCR_SSI_SSI_LOAD_50PF (0x03) 662819833afSPeter Tyser #define GPIO_DSCR_SSI_SSI_LOAD_30PF (0x02) 663819833afSPeter Tyser #define GPIO_DSCR_SSI_SSI_LOAD_20PF (0x01) 664819833afSPeter Tyser #define GPIO_DSCR_SSI_SSI_LOAD_10PF (0x00) 665819833afSPeter Tyser 666819833afSPeter Tyser /* Bit definitions and macros for DSCR_DMA */ 667819833afSPeter Tyser #define GPIO_DSCR_DMA_DMA(x) (((x)&0x03)) 668819833afSPeter Tyser #define GPIO_DSCR_DMA_DMA_LOAD_50PF (0x03) 669819833afSPeter Tyser #define GPIO_DSCR_DMA_DMA_LOAD_30PF (0x02) 670819833afSPeter Tyser #define GPIO_DSCR_DMA_DMA_LOAD_20PF (0x01) 671819833afSPeter Tyser #define GPIO_DSCR_DMA_DMA_LOAD_10PF (0x00) 672819833afSPeter Tyser 673819833afSPeter Tyser /* Bit definitions and macros for DSCR_DEBUG */ 674819833afSPeter Tyser #define GPIO_DSCR_DEBUG_DEBUG(x) (((x)&0x03)) 675819833afSPeter Tyser #define GPIO_DSCR_DEBUG_DEBUG_LOAD_50PF (0x03) 676819833afSPeter Tyser #define GPIO_DSCR_DEBUG_DEBUG_LOAD_30PF (0x02) 677819833afSPeter Tyser #define GPIO_DSCR_DEBUG_DEBUG_LOAD_20PF (0x01) 678819833afSPeter Tyser #define GPIO_DSCR_DEBUG_DEBUG_LOAD_10PF (0x00) 679819833afSPeter Tyser 680819833afSPeter Tyser /* Bit definitions and macros for DSCR_RESET */ 681819833afSPeter Tyser #define GPIO_DSCR_RESET_RESET(x) (((x)&0x03)) 682819833afSPeter Tyser #define GPIO_DSCR_RESET_RESET_LOAD_50PF (0x03) 683819833afSPeter Tyser #define GPIO_DSCR_RESET_RESET_LOAD_30PF (0x02) 684819833afSPeter Tyser #define GPIO_DSCR_RESET_RESET_LOAD_20PF (0x01) 685819833afSPeter Tyser #define GPIO_DSCR_RESET_RESET_LOAD_10PF (0x00) 686819833afSPeter Tyser 687819833afSPeter Tyser /* Bit definitions and macros for DSCR_IRQ */ 688819833afSPeter Tyser #define GPIO_DSCR_IRQ_IRQ(x) (((x)&0x03)) 689819833afSPeter Tyser #define GPIO_DSCR_IRQ_IRQ_LOAD_50PF (0x03) 690819833afSPeter Tyser #define GPIO_DSCR_IRQ_IRQ_LOAD_30PF (0x02) 691819833afSPeter Tyser #define GPIO_DSCR_IRQ_IRQ_LOAD_20PF (0x01) 692819833afSPeter Tyser #define GPIO_DSCR_IRQ_IRQ_LOAD_10PF (0x00) 693819833afSPeter Tyser 694819833afSPeter Tyser /* Bit definitions and macros for DSCR_USB */ 695819833afSPeter Tyser #define GPIO_DSCR_USB_USB(x) (((x)&0x03)) 696819833afSPeter Tyser #define GPIO_DSCR_USB_USB_LOAD_50PF (0x03) 697819833afSPeter Tyser #define GPIO_DSCR_USB_USB_LOAD_30PF (0x02) 698819833afSPeter Tyser #define GPIO_DSCR_USB_USB_LOAD_20PF (0x01) 699819833afSPeter Tyser #define GPIO_DSCR_USB_USB_LOAD_10PF (0x00) 700819833afSPeter Tyser 701819833afSPeter Tyser /* Bit definitions and macros for DSCR_ATA */ 702819833afSPeter Tyser #define GPIO_DSCR_ATA_ATA(x) (((x)&0x03)) 703819833afSPeter Tyser #define GPIO_DSCR_ATA_ATA_LOAD_50PF (0x03) 704819833afSPeter Tyser #define GPIO_DSCR_ATA_ATA_LOAD_30PF (0x02) 705819833afSPeter Tyser #define GPIO_DSCR_ATA_ATA_LOAD_20PF (0x01) 706819833afSPeter Tyser #define GPIO_DSCR_ATA_ATA_LOAD_10PF (0x00) 707819833afSPeter Tyser 708819833afSPeter Tyser /********************************************************************* 709819833afSPeter Tyser * SDRAM Controller (SDRAMC) 710819833afSPeter Tyser *********************************************************************/ 711819833afSPeter Tyser 712819833afSPeter Tyser /* Bit definitions and macros for SDMR */ 713819833afSPeter Tyser #define SDRAMC_SDMR_DDR2_AD(x) (((x)&0x00003FFF)) /* Address for DDR2 */ 714819833afSPeter Tyser #define SDRAMC_SDMR_CMD (0x00010000) /* Command */ 715819833afSPeter Tyser #define SDRAMC_SDMR_AD(x) (((x)&0x00000FFF)<<18) /* Address */ 716819833afSPeter Tyser #define SDRAMC_SDMR_BK(x) (((x)&0x00000003)<<30) /* Bank Address */ 717819833afSPeter Tyser #define SDRAMC_SDMR_BK_LMR (0x00000000) 718819833afSPeter Tyser #define SDRAMC_SDMR_BK_LEMR (0x40000000) 719819833afSPeter Tyser 720819833afSPeter Tyser /* Bit definitions and macros for SDCR */ 721819833afSPeter Tyser #define SDRAMC_SDCR_DPD (0x00000001) /* Deep Power-Down Mode */ 722819833afSPeter Tyser #define SDRAMC_SDCR_IPALL (0x00000002) /* Initiate Precharge All */ 723819833afSPeter Tyser #define SDRAMC_SDCR_IREF (0x00000004) /* Initiate Refresh */ 724819833afSPeter Tyser #define SDRAMC_SDCR_DQS_OE(x) (((x)&0x00000003)<<10) /* DQS Output Enable */ 725819833afSPeter Tyser #define SDRAMC_SDCR_MEM_PS (0x00002000) /* Data Port Size */ 726819833afSPeter Tyser #define SDRAMC_SDCR_REF_CNT(x) (((x)&0x0000003F)<<16) /* Periodic Refresh Counter */ 727819833afSPeter Tyser #define SDRAMC_SDCR_OE_RULE (0x00400000) /* Drive Rule Selection */ 728819833afSPeter Tyser #define SDRAMC_SDCR_ADDR_MUX(x) (((x)&0x00000003)<<24) /* Internal Address Mux Select */ 729819833afSPeter Tyser #define SDRAMC_SDCR_DDR2_MODE (0x08000000) /* DDR2 Mode Select */ 730819833afSPeter Tyser #define SDRAMC_SDCR_REF_EN (0x10000000) /* Refresh Enable */ 731819833afSPeter Tyser #define SDRAMC_SDCR_DDR_MODE (0x20000000) /* DDR Mode Select */ 732819833afSPeter Tyser #define SDRAMC_SDCR_CKE (0x40000000) /* Clock Enable */ 733819833afSPeter Tyser #define SDRAMC_SDCR_MODE_EN (0x80000000) /* SDRAM Mode Register Programming Enable */ 734819833afSPeter Tyser #define SDRAMC_SDCR_DQS_OE_BOTH (0x00000C000) 735819833afSPeter Tyser 736819833afSPeter Tyser /* Bit definitions and macros for SDCFG1 */ 737819833afSPeter Tyser #define SDRAMC_SDCFG1_WT_LAT(x) (((x)&0x00000007)<<4) /* Write Latency */ 738819833afSPeter Tyser #define SDRAMC_SDCFG1_REF2ACT(x) (((x)&0x0000000F)<<8) /* Refresh to active delay */ 739819833afSPeter Tyser #define SDRAMC_SDCFG1_PRE2ACT(x) (((x)&0x00000007)<<12) /* Precharge to active delay */ 740819833afSPeter Tyser #define SDRAMC_SDCFG1_ACT2RW(x) (((x)&0x00000007)<<16) /* Active to read/write delay */ 741819833afSPeter Tyser #define SDRAMC_SDCFG1_RD_LAT(x) (((x)&0x0000000F)<<20) /* Read CAS Latency */ 742819833afSPeter Tyser #define SDRAMC_SDCFG1_SWT2RWP(x) (((x)&0x00000007)<<24) /* Single write to read/write/precharge delay */ 743819833afSPeter Tyser #define SDRAMC_SDCFG1_SRD2RWP(x) (((x)&0x0000000F)<<28) /* Single read to read/write/precharge delay */ 744819833afSPeter Tyser 745819833afSPeter Tyser /* Bit definitions and macros for SDCFG2 */ 746819833afSPeter Tyser #define SDRAMC_SDCFG2_BL(x) (((x)&0x0000000F)<<16) /* Burst Length */ 747819833afSPeter Tyser #define SDRAMC_SDCFG2_BRD2W(x) (((x)&0x0000000F)<<20) /* Burst read to write delay */ 748819833afSPeter Tyser #define SDRAMC_SDCFG2_BWT2RWP(x) (((x)&0x0000000F)<<24) /* Burst write to read/write/precharge delay */ 749819833afSPeter Tyser #define SDRAMC_SDCFG2_BRD2RP(x) (((x)&0x0000000F)<<28) /* Burst read to read/precharge delay */ 750819833afSPeter Tyser 751819833afSPeter Tyser /* Bit definitions and macros for SDCS group */ 752819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ(x) (((x)&0x0000001F)) /* Chip-Select Size */ 753819833afSPeter Tyser #define SDRAMC_SDCS_CSBA(x) (((x)&0x00000FFF)<<20) /* Chip-Select Base Address */ 754819833afSPeter Tyser #define SDRAMC_SDCS_BA(x) ((x)&0xFFF00000) 755819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_DISABLE (0x00000000) 756819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_1MBYTE (0x00000013) 757819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_2MBYTE (0x00000014) 758819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_4MBYTE (0x00000015) 759819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_8MBYTE (0x00000016) 760819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_16MBYTE (0x00000017) 761819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_32MBYTE (0x00000018) 762819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_64MBYTE (0x00000019) 763819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_128MBYTE (0x0000001A) 764819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_256MBYTE (0x0000001B) 765819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_512MBYTE (0x0000001C) 766819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_1GBYTE (0x0000001D) 767819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_2GBYTE (0x0000001E) 768819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_4GBYTE (0x0000001F) 769819833afSPeter Tyser 770819833afSPeter Tyser /********************************************************************* 771819833afSPeter Tyser * Phase Locked Loop (PLL) 772819833afSPeter Tyser *********************************************************************/ 773819833afSPeter Tyser 774819833afSPeter Tyser /* Bit definitions and macros for PCR */ 775819833afSPeter Tyser #define PLL_PCR_OUTDIV1(x) (((x)&0x0000000F)) /* Output divider for CPU clock frequency */ 776819833afSPeter Tyser #define PLL_PCR_OUTDIV2(x) (((x)&0x0000000F)<<4) /* Output divider for internal bus clock frequency */ 777819833afSPeter Tyser #define PLL_PCR_OUTDIV3(x) (((x)&0x0000000F)<<8) /* Output divider for Flexbus clock frequency */ 778819833afSPeter Tyser #define PLL_PCR_OUTDIV4(x) (((x)&0x0000000F)<<12) /* Output divider for PCI clock frequency */ 779819833afSPeter Tyser #define PLL_PCR_OUTDIV5(x) (((x)&0x0000000F)<<16) /* Output divider for USB clock frequency */ 780819833afSPeter Tyser #define PLL_PCR_PFDR(x) (((x)&0x000000FF)<<24) /* Feedback divider for VCO frequency */ 781819833afSPeter Tyser #define PLL_PCR_PFDR_MASK (0x000F0000) 782819833afSPeter Tyser #define PLL_PCR_OUTDIV5_MASK (0x000F0000) 783819833afSPeter Tyser #define PLL_PCR_OUTDIV4_MASK (0x0000F000) 784819833afSPeter Tyser #define PLL_PCR_OUTDIV3_MASK (0x00000F00) 785819833afSPeter Tyser #define PLL_PCR_OUTDIV2_MASK (0x000000F0) 786819833afSPeter Tyser #define PLL_PCR_OUTDIV1_MASK (0x0000000F) 787819833afSPeter Tyser 788819833afSPeter Tyser /* Bit definitions and macros for PSR */ 789819833afSPeter Tyser #define PLL_PSR_LOCKS (0x00000001) /* PLL lost lock - sticky */ 790819833afSPeter Tyser #define PLL_PSR_LOCK (0x00000002) /* PLL lock status */ 791819833afSPeter Tyser #define PLL_PSR_LOLIRQ (0x00000004) /* PLL loss-of-lock interrupt enable */ 792819833afSPeter Tyser #define PLL_PSR_LOLRE (0x00000008) /* PLL loss-of-lock reset enable */ 793819833afSPeter Tyser 794819833afSPeter Tyser /********************************************************************* 795819833afSPeter Tyser * PCI 796819833afSPeter Tyser *********************************************************************/ 797819833afSPeter Tyser 798819833afSPeter Tyser /* Bit definitions and macros for SCR */ 799819833afSPeter Tyser #define PCI_SCR_PE (0x80000000) /* Parity Error detected */ 800819833afSPeter Tyser #define PCI_SCR_SE (0x40000000) /* System error signalled */ 801819833afSPeter Tyser #define PCI_SCR_MA (0x20000000) /* Master aboart received */ 802819833afSPeter Tyser #define PCI_SCR_TR (0x10000000) /* Target abort received */ 803819833afSPeter Tyser #define PCI_SCR_TS (0x08000000) /* Target abort signalled */ 804819833afSPeter Tyser #define PCI_SCR_DT (0x06000000) /* PCI_DEVSEL timing */ 805819833afSPeter Tyser #define PCI_SCR_DP (0x01000000) /* Master data parity err */ 806819833afSPeter Tyser #define PCI_SCR_FC (0x00800000) /* Fast back-to-back */ 807819833afSPeter Tyser #define PCI_SCR_R (0x00400000) /* Reserved */ 808819833afSPeter Tyser #define PCI_SCR_66M (0x00200000) /* 66Mhz */ 809819833afSPeter Tyser #define PCI_SCR_C (0x00100000) /* Capabilities list */ 810819833afSPeter Tyser #define PCI_SCR_F (0x00000200) /* Fast back-to-back enable */ 811819833afSPeter Tyser #define PCI_SCR_S (0x00000100) /* SERR enable */ 812819833afSPeter Tyser #define PCI_SCR_ST (0x00000080) /* Addr and Data stepping */ 813819833afSPeter Tyser #define PCI_SCR_PER (0x00000040) /* Parity error response */ 814819833afSPeter Tyser #define PCI_SCR_V (0x00000020) /* VGA palette snoop enable */ 815819833afSPeter Tyser #define PCI_SCR_MW (0x00000010) /* Memory write and invalidate enable */ 816819833afSPeter Tyser #define PCI_SCR_SP (0x00000008) /* Special cycle monitor or ignore */ 817819833afSPeter Tyser #define PCI_SCR_B (0x00000004) /* Bus master enable */ 818819833afSPeter Tyser #define PCI_SCR_M (0x00000002) /* Memory access control */ 819819833afSPeter Tyser #define PCI_SCR_IO (0x00000001) /* I/O access control */ 820819833afSPeter Tyser 821819833afSPeter Tyser #define PCI_CR1_BIST(x) ((x & 0xFF) << 24) /* Built in self test */ 822819833afSPeter Tyser #define PCI_CR1_HDR(x) ((x & 0xFF) << 16) /* Header type */ 823819833afSPeter Tyser #define PCI_CR1_LTMR(x) ((x & 0xF8) << 8) /* Latency timer */ 824819833afSPeter Tyser #define PCI_CR1_CLS(x) (x & 0x0F) /* Cache line size */ 825819833afSPeter Tyser 826819833afSPeter Tyser #define PCI_BAR_BAR0(x) (x & 0xFFFC0000) 827819833afSPeter Tyser #define PCI_BAR_BAR1(x) (x & 0xFFF00000) 828819833afSPeter Tyser #define PCI_BAR_BAR2(x) (x & 0xFFC00000) 829819833afSPeter Tyser #define PCI_BAR_BAR3(x) (x & 0xFF000000) 830819833afSPeter Tyser #define PCI_BAR_BAR4(x) (x & 0xF8000000) 831819833afSPeter Tyser #define PCI_BAR_BAR5(x) (x & 0xE0000000) 832819833afSPeter Tyser #define PCI_BAR_PREF (0x00000004) /* Prefetchable access */ 833819833afSPeter Tyser #define PCI_BAR_RANGE (0x00000002) /* Fixed to 00 */ 834819833afSPeter Tyser #define PCI_BAR_IO_M (0x00000001) /* IO / memory space */ 835819833afSPeter Tyser 836819833afSPeter Tyser #define PCI_CR2_MAXLAT(x) ((x & 0xFF) << 24) /* Maximum latency */ 837819833afSPeter Tyser #define PCI_CR2_MINGNT(x) ((x & 0xFF) << 16) /* Minimum grant */ 838819833afSPeter Tyser #define PCI_CR2_INTPIN(x) ((x & 0xFF) << 8) /* Interrupt Pin */ 839819833afSPeter Tyser #define PCI_CR2_INTLIN(x) (x & 0xFF) /* Interrupt Line */ 840819833afSPeter Tyser 841819833afSPeter Tyser #define PCI_GSCR_DRD (0x80000000) /* Delayed read discarded */ 842819833afSPeter Tyser #define PCI_GSCR_PE (0x20000000) /* PCI_PERR detected */ 843819833afSPeter Tyser #define PCI_GSCR_SE (0x10000000) /* SERR detected */ 844819833afSPeter Tyser #define PCI_GSCR_ER (0x08000000) /* Error response detected */ 845819833afSPeter Tyser #define PCI_GSCR_DRDE (0x00008000) /* Delayed read discarded enable */ 846819833afSPeter Tyser #define PCI_GSCR_PEE (0x00002000) /* PERR detected interrupt enable */ 847819833afSPeter Tyser #define PCI_GSCR_SEE (0x00001000) /* SERR detected interrupt enable */ 848819833afSPeter Tyser #define PCI_GSCR_PR (0x00000001) /* PCI reset */ 849819833afSPeter Tyser 850819833afSPeter Tyser #define PCI_TCR1_LD (0x01000000) /* Latency rule disable */ 851819833afSPeter Tyser #define PCI_TCR1_PID (0x00020000) /* Prefetch invalidate and disable */ 852819833afSPeter Tyser #define PCI_TCR1_P (0x00010000) /* Prefetch reads */ 853819833afSPeter Tyser #define PCI_TCR1_WCD (0x00000100) /* Write combine disable */ 854819833afSPeter Tyser 855819833afSPeter Tyser #define PCI_TCR2_B5E (0x00002000) /* */ 856819833afSPeter Tyser #define PCI_TCR2_B4E (0x00001000) /* */ 857819833afSPeter Tyser #define PCI_TCR2_B3E (0x00000800) /* */ 858819833afSPeter Tyser #define PCI_TCR2_B2E (0x00000400) /* */ 859819833afSPeter Tyser #define PCI_TCR2_B1E (0x00000200) /* */ 860819833afSPeter Tyser #define PCI_TCR2_B0E (0x00000100) /* */ 861819833afSPeter Tyser #define PCI_TCR2_CR (0x00000001) /* */ 862819833afSPeter Tyser 863819833afSPeter Tyser #define PCI_TBATR_BAT(x) ((x & 0xFFF) << 20) 864819833afSPeter Tyser #define PCI_TBATR_EN (0x00000001) /* Enable */ 865819833afSPeter Tyser 866819833afSPeter Tyser #define PCI_IWCR_W0C_IO (0x08000000) /* Windows Maps to PCI I/O */ 867819833afSPeter Tyser #define PCI_IWCR_W0C_PRC_RDMUL (0x04000000) /* PCI Memory Read multiple */ 868819833afSPeter Tyser #define PCI_IWCR_W0C_PRC_RDLN (0x02000000) /* PCI Memory Read line */ 869819833afSPeter Tyser #define PCI_IWCR_W0C_PRC_RD (0x00000000) /* PCI Memory Read */ 870819833afSPeter Tyser #define PCI_IWCR_W0C_EN (0x01000000) /* Enable - Register initialize */ 871819833afSPeter Tyser #define PCI_IWCR_W1C_IO (0x00080000) /* Windows Maps to PCI I/O */ 872819833afSPeter Tyser #define PCI_IWCR_W1C_PRC_RDMUL (0x00040000) /* PCI Memory Read multiple */ 873819833afSPeter Tyser #define PCI_IWCR_W1C_PRC_RDLN (0x00020000) /* PCI Memory Read line */ 874819833afSPeter Tyser #define PCI_IWCR_W1C_PRC_RD (0x00000000) /* PCI Memory Read */ 875819833afSPeter Tyser #define PCI_IWCR_W1C_EN (0x00010000) /* Enable - Register initialize */ 876819833afSPeter Tyser #define PCI_IWCR_W2C_IO (0x00000800) /* Windows Maps to PCI I/O */ 877819833afSPeter Tyser #define PCI_IWCR_W2C_PRC_RDMUL (0x00000400) /* PCI Memory Read multiple */ 878819833afSPeter Tyser #define PCI_IWCR_W2C_PRC_RDLN (0x00000200) /* PCI Memory Read line */ 879819833afSPeter Tyser #define PCI_IWCR_W2C_PRC_RD (0x00000000) /* PCI Memory Read */ 880819833afSPeter Tyser #define PCI_IWCR_W2C_EN (0x00000100) /* Enable - Register initialize */ 881819833afSPeter Tyser 882819833afSPeter Tyser #define PCI_ICR_REE (0x04000000) /* Retry error enable */ 883819833afSPeter Tyser #define PCI_ICR_IAE (0x02000000) /* Initiator abort enable */ 884819833afSPeter Tyser #define PCI_ICR_TAE (0x01000000) /* Target abort enable */ 885819833afSPeter Tyser #define PCI_ICR_MAXRETRY(x) ((x) & 0x000000FF) 886819833afSPeter Tyser 887819833afSPeter Tyser /********************************************************************/ 888819833afSPeter Tyser 889819833afSPeter Tyser #endif /* __MCF5445X__ */ 890