xref: /rk3399_rockchip-uboot/arch/m68k/include/asm/m5275.h (revision 326ea986ac150acdc7656d57fca647db80b50158)
1819833afSPeter Tyser /*
2819833afSPeter Tyser  * MCF5275 Internal Memory Map
3819833afSPeter Tyser  *
4819833afSPeter Tyser  * Copyright (C) 2003-2004, Greg Ungerer (gerg@snapgear.com)
5819833afSPeter Tyser  * Copyright (C) 2004-2008 Arthur Shipkowski (art@videon-central.com)
6819833afSPeter Tyser  *
7*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8819833afSPeter Tyser  */
9819833afSPeter Tyser 
10819833afSPeter Tyser #ifndef	__M5275_H__
11819833afSPeter Tyser #define	__M5275_H__
12819833afSPeter Tyser 
13819833afSPeter Tyser /*
14819833afSPeter Tyser  * Define the 5275 SIM register set addresses. These are similar,
15819833afSPeter Tyser  * but not quite identical to the 5282 registers and offsets.
16819833afSPeter Tyser  */
17819833afSPeter Tyser #define MCF_GPIO_PAR_UART	0x10007c
18819833afSPeter Tyser #define UART0_ENABLE_MASK	0x000f
19819833afSPeter Tyser #define UART1_ENABLE_MASK	0x00f0
20819833afSPeter Tyser #define UART2_ENABLE_MASK	0x3f00
21819833afSPeter Tyser 
22819833afSPeter Tyser #define MCF_GPIO_PAR_FECI2C	0x100082
23819833afSPeter Tyser #define PAR_SDA_ENABLE_MASK	0x0003
24819833afSPeter Tyser #define PAR_SCL_ENABLE_MASK	0x000c
25819833afSPeter Tyser 
26819833afSPeter Tyser #define MCFSIM_WRRR		0x140000
27819833afSPeter Tyser #define MCFSIM_SDCR		0x40
28819833afSPeter Tyser 
29819833afSPeter Tyser /*********************************************************************
30819833afSPeter Tyser  * SDRAM Controller (SDRAMC)
31819833afSPeter Tyser  *********************************************************************/
32819833afSPeter Tyser 
33819833afSPeter Tyser /* Register read/write macros */
34819833afSPeter Tyser #define MCF_SDRAMC_SDMR		(*(vuint32*)(void*)(&__IPSBAR[0x000040]))
35819833afSPeter Tyser #define MCF_SDRAMC_SDCR		(*(vuint32*)(void*)(&__IPSBAR[0x000044]))
36819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1	(*(vuint32*)(void*)(&__IPSBAR[0x000048]))
37819833afSPeter Tyser #define MCF_SDRAMC_SDCFG2	(*(vuint32*)(void*)(&__IPSBAR[0x00004C]))
38819833afSPeter Tyser #define MCF_SDRAMC_SDBAR0	(*(vuint32*)(void*)(&__IPSBAR[0x000050]))
39819833afSPeter Tyser #define MCF_SDRAMC_SDBAR1	(*(vuint32*)(void*)(&__IPSBAR[0x000058]))
40819833afSPeter Tyser #define MCF_SDRAMC_SDMR0	(*(vuint32*)(void*)(&__IPSBAR[0x000054]))
41819833afSPeter Tyser #define MCF_SDRAMC_SDMR1	(*(vuint32*)(void*)(&__IPSBAR[0x00005C]))
42819833afSPeter Tyser 
43819833afSPeter Tyser /* Bit definitions and macros for MCF_SDRAMC_SDMR */
44819833afSPeter Tyser #define MCF_SDRAMC_SDMR_CMD		(0x00010000)
45819833afSPeter Tyser #define MCF_SDRAMC_SDMR_AD(x)		(((x)&0x00000FFF)<<18)
46819833afSPeter Tyser #define MCF_SDRAMC_SDMR_BNKAD(x)	(((x)&0x00000003)<<30)
47819833afSPeter Tyser #define MCF_SDRAMC_SDMR_BNKAD_LMR	(0x00000000)
48819833afSPeter Tyser #define MCF_SDRAMC_SDMR_BNKAD_LEMR	(0x40000000)
49819833afSPeter Tyser 
50819833afSPeter Tyser /* Bit definitions and macros for MCF_SDRAMC_SDCR */
51819833afSPeter Tyser #define MCF_SDRAMC_SDCR_IPALL		(0x00000002)
52819833afSPeter Tyser #define MCF_SDRAMC_SDCR_IREF		(0x00000004)
53819833afSPeter Tyser #define MCF_SDRAMC_SDCR_DQS_OE(x)	(((x)&0x00000003)<<10)
54819833afSPeter Tyser #define MCF_SDRAMC_SDCR_DQP_BP		(0x00008000)
55819833afSPeter Tyser #define MCF_SDRAMC_SDCR_RCNT(x)		(((x)&0x0000003F)<<16)
56819833afSPeter Tyser #define MCF_SDRAMC_SDCR_MUX(x)		(((x)&0x00000003)<<24)
57819833afSPeter Tyser #define MCF_SDRAMC_SDCR_REF		(0x10000000)
58819833afSPeter Tyser #define MCF_SDRAMC_SDCR_CKE		(0x40000000)
59819833afSPeter Tyser #define MCF_SDRAMC_SDCR_MODE_EN		(0x80000000)
60819833afSPeter Tyser 
61819833afSPeter Tyser /* Bit definitions and macros for MCF_SDRAMC_SDCFG1 */
62819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_WTLAT(x)	(((x)&0x00000007)<<4)
63819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_REF2ACT(x)	(((x)&0x0000000F)<<8)
64819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_PRE2ACT(x)	(((x)&0x00000007)<<12)
65819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_ACT2RW(x)	(((x)&0x00000007)<<16)
66819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_RDLAT(x)	(((x)&0x0000000F)<<20)
67819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_SWT2RD(x)	(((x)&0x00000007)<<24)
68819833afSPeter Tyser #define MCF_SDRAMC_SDCFG1_SRD2RW(x)	(((x)&0x0000000F)<<28)
69819833afSPeter Tyser 
70819833afSPeter Tyser /* Bit definitions and macros for MCF_SDRAMC_SDCFG2 */
71819833afSPeter Tyser #define MCF_SDRAMC_SDCFG2_BL(x)		(((x)&0x0000000F)<<16)
72819833afSPeter Tyser #define MCF_SDRAMC_SDCFG2_BRD2WT(x)	(((x)&0x0000000F)<<20)
73819833afSPeter Tyser #define MCF_SDRAMC_SDCFG2_BWT2RW(x)	(((x)&0x0000000F)<<24)
74819833afSPeter Tyser #define MCF_SDRAMC_SDCFG2_BRD2PRE(x)	(((x)&0x0000000F)<<28)
75819833afSPeter Tyser 
76819833afSPeter Tyser /* Bit definitions and macros for MCF_SDRAMC_SDBARn */
77819833afSPeter Tyser #define MCF_SDRAMC_SDBARn_BASE(x)	(((x)&0x00003FFF)<<18)
78819833afSPeter Tyser #define MCF_SDRAMC_SDBARn_BA(x)		((x)&0xFFFF0000)
79819833afSPeter Tyser 
80819833afSPeter Tyser /* Bit definitions and macros for MCF_SDRAMC_SDMRn */
81819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_V		(0x00000001)
82819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_WP		(0x00000080)
83819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_MASK(x)	(((x)&0x00003FFF)<<18)
84819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_4G		(0xFFFF0000)
85819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_2G		(0x7FFF0000)
86819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_1G		(0x3FFF0000)
87819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_1024M	(0x3FFF0000)
88819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_512M	(0x1FFF0000)
89819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_256M	(0x0FFF0000)
90819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_128M	(0x07FF0000)
91819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_64M	(0x03FF0000)
92819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_32M	(0x01FF0000)
93819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_16M	(0x00FF0000)
94819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_8M		(0x007F0000)
95819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_4M		(0x003F0000)
96819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_2M		(0x001F0000)
97819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_1M		(0x000F0000)
98819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_1024K	(0x000F0000)
99819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_512K	(0x00070000)
100819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_256K	(0x00030000)
101819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_128K	(0x00010000)
102819833afSPeter Tyser #define MCF_SDRAMC_SDMRn_BAM_64K	(0x00000000)
103819833afSPeter Tyser 
104819833afSPeter Tyser /*********************************************************************
105819833afSPeter Tyser  * Interrupt Controller (INTC)
106819833afSPeter Tyser  ********************************************************************/
107819833afSPeter Tyser #define INT0_LO_RSVD0		(0)
108819833afSPeter Tyser #define INT0_LO_EPORT1		(1)
109819833afSPeter Tyser #define INT0_LO_EPORT2		(2)
110819833afSPeter Tyser #define INT0_LO_EPORT3		(3)
111819833afSPeter Tyser #define INT0_LO_EPORT4		(4)
112819833afSPeter Tyser #define INT0_LO_EPORT5		(5)
113819833afSPeter Tyser #define INT0_LO_EPORT6		(6)
114819833afSPeter Tyser #define INT0_LO_EPORT7		(7)
115819833afSPeter Tyser #define INT0_LO_SCM		(8)
116819833afSPeter Tyser #define INT0_LO_DMA0		(9)
117819833afSPeter Tyser #define INT0_LO_DMA1		(10)
118819833afSPeter Tyser #define INT0_LO_DMA2		(11)
119819833afSPeter Tyser #define INT0_LO_DMA3		(12)
120819833afSPeter Tyser #define INT0_LO_UART0		(13)
121819833afSPeter Tyser #define INT0_LO_UART1		(14)
122819833afSPeter Tyser #define INT0_LO_UART2		(15)
123819833afSPeter Tyser #define INT0_LO_RSVD1		(16)
124819833afSPeter Tyser #define INT0_LO_I2C		(17)
125819833afSPeter Tyser #define INT0_LO_QSPI		(18)
126819833afSPeter Tyser #define INT0_LO_DTMR0		(19)
127819833afSPeter Tyser #define INT0_LO_DTMR1		(20)
128819833afSPeter Tyser #define INT0_LO_DTMR2		(21)
129819833afSPeter Tyser #define INT0_LO_DTMR3		(22)
130819833afSPeter Tyser #define INT0_LO_FEC0_TXF	(23)
131819833afSPeter Tyser #define INT0_LO_FEC0_TXB	(24)
132819833afSPeter Tyser #define INT0_LO_FEC0_UN		(25)
133819833afSPeter Tyser #define INT0_LO_FEC0_RL		(26)
134819833afSPeter Tyser #define INT0_LO_FEC0_RXF	(27)
135819833afSPeter Tyser #define INT0_LO_FEC0_RXB	(28)
136819833afSPeter Tyser #define INT0_LO_FEC0_MII	(29)
137819833afSPeter Tyser #define INT0_LO_FEC0_LC		(30)
138819833afSPeter Tyser #define INT0_LO_FEC0_HBERR	(31)
139819833afSPeter Tyser #define INT0_HI_FEC0_GRA	(32)
140819833afSPeter Tyser #define INT0_HI_FEC0_EBERR	(33)
141819833afSPeter Tyser #define INT0_HI_FEC0_BABT	(34)
142819833afSPeter Tyser #define INT0_HI_FEC0_BABR	(35)
143819833afSPeter Tyser #define INT0_HI_PIT0		(36)
144819833afSPeter Tyser #define INT0_HI_PIT1		(37)
145819833afSPeter Tyser #define INT0_HI_PIT2		(38)
146819833afSPeter Tyser #define INT0_HI_PIT3		(39)
147819833afSPeter Tyser #define INT0_HI_RNG		(40)
148819833afSPeter Tyser #define INT0_HI_SKHA		(41)
149819833afSPeter Tyser #define INT0_HI_MDHA		(42)
150819833afSPeter Tyser #define INT0_HI_USB		(43)
151819833afSPeter Tyser #define INT0_HI_USB_EP0		(44)
152819833afSPeter Tyser #define INT0_HI_USB_EP1		(45)
153819833afSPeter Tyser #define INT0_HI_USB_EP2		(46)
154819833afSPeter Tyser #define INT0_HI_USB_EP3		(47)
155819833afSPeter Tyser /* 48-63 Reserved */
156819833afSPeter Tyser 
157819833afSPeter Tyser /* 0-22 Reserved */
158819833afSPeter Tyser #define INT1_LO_FEC1_TXF	(23)
159819833afSPeter Tyser #define INT1_LO_FEC1_TXB	(24)
160819833afSPeter Tyser #define INT1_LO_FEC1_UN		(25)
161819833afSPeter Tyser #define INT1_LO_FEC1_RL		(26)
162819833afSPeter Tyser #define INT1_LO_FEC1_RXF	(27)
163819833afSPeter Tyser #define INT1_LO_FEC1_RXB	(28)
164819833afSPeter Tyser #define INT1_LO_FEC1_MII	(29)
165819833afSPeter Tyser #define INT1_LO_FEC1_LC		(30)
166819833afSPeter Tyser #define INT1_LO_FEC1_HBERR	(31)
167819833afSPeter Tyser #define INT1_HI_FEC1_GRA	(32)
168819833afSPeter Tyser #define INT1_HI_FEC1_EBERR	(33)
169819833afSPeter Tyser #define INT1_HI_FEC1_BABT	(34)
170819833afSPeter Tyser #define INT1_HI_FEC1_BABR	(35)
171819833afSPeter Tyser /* 36-63 Reserved */
172819833afSPeter Tyser 
173819833afSPeter Tyser /* Bit definitions and macros for RCR */
174819833afSPeter Tyser #define RCM_RCR_FRCRSTOUT	(0x40)
175819833afSPeter Tyser #define RCM_RCR_SOFTRST		(0x80)
176819833afSPeter Tyser 
177819833afSPeter Tyser #define FMPLL_SYNSR_LOCK	(0x00000008)
178819833afSPeter Tyser 
179819833afSPeter Tyser #endif	/* __M5275_H__ */
180