1819833afSPeter Tyser /* 2819833afSPeter Tyser * MCF5227x Internal Memory Map 3819833afSPeter Tyser * 4819833afSPeter Tyser * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6819833afSPeter Tyser * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8819833afSPeter Tyser */ 9819833afSPeter Tyser 10819833afSPeter Tyser #ifndef __MCF5227X__ 11819833afSPeter Tyser #define __MCF5227X__ 12819833afSPeter Tyser 13819833afSPeter Tyser /* Interrupt Controller (INTC) */ 14819833afSPeter Tyser #define INT0_LO_RSVD0 (0) 15819833afSPeter Tyser #define INT0_LO_EPORT1 (1) 16819833afSPeter Tyser #define INT0_LO_EPORT4 (4) 17819833afSPeter Tyser #define INT0_LO_EPORT7 (7) 18819833afSPeter Tyser #define INT0_LO_EDMA_00 (8) 19819833afSPeter Tyser #define INT0_LO_EDMA_01 (9) 20819833afSPeter Tyser #define INT0_LO_EDMA_02 (10) 21819833afSPeter Tyser #define INT0_LO_EDMA_03 (11) 22819833afSPeter Tyser #define INT0_LO_EDMA_04 (12) 23819833afSPeter Tyser #define INT0_LO_EDMA_05 (13) 24819833afSPeter Tyser #define INT0_LO_EDMA_06 (14) 25819833afSPeter Tyser #define INT0_LO_EDMA_07 (15) 26819833afSPeter Tyser #define INT0_LO_EDMA_08 (16) 27819833afSPeter Tyser #define INT0_LO_EDMA_09 (17) 28819833afSPeter Tyser #define INT0_LO_EDMA_10 (18) 29819833afSPeter Tyser #define INT0_LO_EDMA_11 (19) 30819833afSPeter Tyser #define INT0_LO_EDMA_12 (20) 31819833afSPeter Tyser #define INT0_LO_EDMA_13 (21) 32819833afSPeter Tyser #define INT0_LO_EDMA_14 (22) 33819833afSPeter Tyser #define INT0_LO_EDMA_15 (23) 34819833afSPeter Tyser #define INT0_LO_EDMA_ERR (24) 35819833afSPeter Tyser #define INT0_LO_SCM_CWIC (25) 36819833afSPeter Tyser #define INT0_LO_UART0 (26) 37819833afSPeter Tyser #define INT0_LO_UART1 (27) 38819833afSPeter Tyser #define INT0_LO_UART2 (28) 39819833afSPeter Tyser #define INT0_LO_I2C (30) 40819833afSPeter Tyser #define INT0_LO_DSPI (31) 41819833afSPeter Tyser #define INT0_HI_DTMR0 (32) 42819833afSPeter Tyser #define INT0_HI_DTMR1 (33) 43819833afSPeter Tyser #define INT0_HI_DTMR2 (34) 44819833afSPeter Tyser #define INT0_HI_DTMR3 (35) 45819833afSPeter Tyser #define INT0_HI_SCMIR (62) 46819833afSPeter Tyser #define INT0_HI_RTC_ISR (63) 47819833afSPeter Tyser 48819833afSPeter Tyser #define INT1_HI_CAN_BOFFINT (1) 49819833afSPeter Tyser #define INT1_HI_CAN_ERRINT (3) 50819833afSPeter Tyser #define INT1_HI_CAN_BUF0I (4) 51819833afSPeter Tyser #define INT1_HI_CAN_BUF1I (5) 52819833afSPeter Tyser #define INT1_HI_CAN_BUF2I (6) 53819833afSPeter Tyser #define INT1_HI_CAN_BUF3I (7) 54819833afSPeter Tyser #define INT1_HI_CAN_BUF4I (8) 55819833afSPeter Tyser #define INT1_HI_CAN_BUF5I (9) 56819833afSPeter Tyser #define INT1_HI_CAN_BUF6I (10) 57819833afSPeter Tyser #define INT1_HI_CAN_BUF7I (11) 58819833afSPeter Tyser #define INT1_HI_CAN_BUF8I (12) 59819833afSPeter Tyser #define INT1_HI_CAN_BUF9I (13) 60819833afSPeter Tyser #define INT1_HI_CAN_BUF10I (14) 61819833afSPeter Tyser #define INT1_HI_CAN_BUF11I (15) 62819833afSPeter Tyser #define INT1_HI_CAN_BUF12I (16) 63819833afSPeter Tyser #define INT1_HI_CAN_BUF13I (17) 64819833afSPeter Tyser #define INT1_HI_CAN_BUF14I (18) 65819833afSPeter Tyser #define INT1_HI_CAN_BUF15I (19) 66819833afSPeter Tyser #define INT1_HI_PIT0_PIF (43) 67819833afSPeter Tyser #define INT1_HI_PIT1_PIF (44) 68819833afSPeter Tyser #define INT1_HI_USBOTG_STS (47) 69819833afSPeter Tyser #define INT1_HI_SSI_ISR (49) 70819833afSPeter Tyser #define INT1_HI_PWM_INT (50) 71819833afSPeter Tyser #define INT1_HI_LCDC_ISR (51) 72819833afSPeter Tyser #define INT1_HI_CCM_UOCSR (53) 73819833afSPeter Tyser #define INT1_HI_DSPI_EOQF (54) 74819833afSPeter Tyser #define INT1_HI_DSPI_TFFF (55) 75819833afSPeter Tyser #define INT1_HI_DSPI_TCF (56) 76819833afSPeter Tyser #define INT1_HI_DSPI_TFUF (57) 77819833afSPeter Tyser #define INT1_HI_DSPI_RFDF (58) 78819833afSPeter Tyser #define INT1_HI_DSPI_RFOF (59) 79819833afSPeter Tyser #define INT1_HI_DSPI_RFOF_TFUF (60) 80819833afSPeter Tyser #define INT1_HI_TOUCH_ADC (61) 81819833afSPeter Tyser #define INT1_HI_PLL_LOCKS (62) 82819833afSPeter Tyser 83819833afSPeter Tyser /********************************************************************* 84819833afSPeter Tyser * Reset Controller Module (RCM) 85819833afSPeter Tyser *********************************************************************/ 86819833afSPeter Tyser 87819833afSPeter Tyser /* Bit definitions and macros for RCR */ 88819833afSPeter Tyser #define RCM_RCR_FRCRSTOUT (0x40) 89819833afSPeter Tyser #define RCM_RCR_SOFTRST (0x80) 90819833afSPeter Tyser 91819833afSPeter Tyser /* Bit definitions and macros for RSR */ 92819833afSPeter Tyser #define RCM_RSR_LOL (0x01) 93819833afSPeter Tyser #define RCM_RSR_WDR_CORE (0x02) 94819833afSPeter Tyser #define RCM_RSR_EXT (0x04) 95819833afSPeter Tyser #define RCM_RSR_POR (0x08) 96819833afSPeter Tyser #define RCM_RSR_SOFT (0x20) 97819833afSPeter Tyser 98819833afSPeter Tyser /********************************************************************* 99819833afSPeter Tyser * Chip Configuration Module (CCM) 100819833afSPeter Tyser *********************************************************************/ 101819833afSPeter Tyser 102819833afSPeter Tyser /* Bit definitions and macros for CCR */ 103819833afSPeter Tyser #define CCM_CCR_DRAMSEL (0x0100) 104819833afSPeter Tyser #define CCM_CCR_CSC_UNMASK (0xFF3F) 105819833afSPeter Tyser #define CCM_CCR_CSC_FBCS5_CS4 (0x00C0) 106819833afSPeter Tyser #define CCM_CCR_CSC_FBCS5_A22 (0x0080) 107819833afSPeter Tyser #define CCM_CCR_CSC_FB_A23_A22 (0x0040) 108819833afSPeter Tyser #define CCM_CCR_LIMP (0x0020) 109819833afSPeter Tyser #define CCM_CCR_LOAD (0x0010) 110819833afSPeter Tyser #define CCM_CCR_BOOTPS_UNMASK (0xFFF3) 111819833afSPeter Tyser #define CCM_CCR_BOOTPS_PS16 (0x0008) 112819833afSPeter Tyser #define CCM_CCR_BOOTPS_PS8 (0x0004) 113819833afSPeter Tyser #define CCM_CCR_BOOTPS_PS32 (0x0000) 114819833afSPeter Tyser #define CCM_CCR_OSCMODE_OSCBYPASS (0x0002) 115819833afSPeter Tyser 116819833afSPeter Tyser /* Bit definitions and macros for RCON */ 117819833afSPeter Tyser #define CCM_RCON_CSC_UNMASK (0xFF3F) 118819833afSPeter Tyser #define CCM_RCON_CSC_FBCS5_CS4 (0x00C0) 119819833afSPeter Tyser #define CCM_RCON_CSC_FBCS5_A22 (0x0080) 120819833afSPeter Tyser #define CCM_RCON_CSC_FB_A23_A22 (0x0040) 121819833afSPeter Tyser #define CCM_RCON_LIMP (0x0020) 122819833afSPeter Tyser #define CCM_RCON_LOAD (0x0010) 123819833afSPeter Tyser #define CCM_RCON_BOOTPS_UNMASK (0xFFF3) 124819833afSPeter Tyser #define CCM_RCON_BOOTPS_PS16 (0x0008) 125819833afSPeter Tyser #define CCM_RCON_BOOTPS_PS8 (0x0004) 126819833afSPeter Tyser #define CCM_RCON_BOOTPS_PS32 (0x0000) 127819833afSPeter Tyser #define CCM_RCON_OSCMODE_OSCBYPASS (0x0002) 128819833afSPeter Tyser 129819833afSPeter Tyser /* Bit definitions and macros for CIR */ 130819833afSPeter Tyser #define CCM_CIR_PIN(x) (((x) & 0xFFC0) >> 6) 131819833afSPeter Tyser #define CCM_CIR_PRN(x) ((x) & 0x003F) 132819833afSPeter Tyser #define CCM_CIR_PIN_MCF52277 (0x0000) 133819833afSPeter Tyser 134819833afSPeter Tyser /* Bit definitions and macros for MISCCR */ 135819833afSPeter Tyser #define CCM_MISCCR_RTCSRC (0x4000) 136819833afSPeter Tyser #define CCM_MISCCR_USBPUE (0x2000) /* USB transceiver pull-up */ 137819833afSPeter Tyser #define CCM_MISCCR_LIMP (0x1000) /* Limp mode enable */ 138819833afSPeter Tyser 139819833afSPeter Tyser #define CCM_MISCCR_BME (0x0800) /* Bus monitor ext en bit */ 140819833afSPeter Tyser #define CCM_MISCCR_BMT_65536 (0) 141819833afSPeter Tyser #define CCM_MISCCR_BMT_32768 (1) 142819833afSPeter Tyser #define CCM_MISCCR_BMT_16384 (2) 143819833afSPeter Tyser #define CCM_MISCCR_BMT_8192 (3) 144819833afSPeter Tyser #define CCM_MISCCR_BMT_4096 (4) 145819833afSPeter Tyser #define CCM_MISCCR_BMT_2048 (5) 146819833afSPeter Tyser #define CCM_MISCCR_BMT_1024 (6) 147819833afSPeter Tyser #define CCM_MISCCR_BMT_512 (7) 148819833afSPeter Tyser 149819833afSPeter Tyser #define CCM_MISCCR_SSIPUE (0x0080) /* SSI RXD/TXD pull enable */ 150819833afSPeter Tyser #define CCM_MISCCR_SSIPUS (0x0040) /* SSI RXD/TXD pull select */ 151819833afSPeter Tyser #define CCM_MISCCR_TIMDMA (0x0020) /* Timer DMA mux selection */ 152819833afSPeter Tyser #define CCM_MISCCR_SSISRC (0x0010) /* SSI clock source */ 153819833afSPeter Tyser #define CCM_MISCCR_LCDCHEN (0x0004) /* LCD Int CLK en */ 154819833afSPeter Tyser #define CCM_MISCCR_USBOC (0x0002) /* USB VBUS over-current sense pol */ 155819833afSPeter Tyser #define CCM_MISCCR_USBSRC (0x0001) /* USB clock source */ 156819833afSPeter Tyser 157819833afSPeter Tyser /* Bit definitions and macros for CDR */ 158819833afSPeter Tyser #define CCM_CDR_USBDIV(x) (((x)&0x0003)<<12) 159819833afSPeter Tyser #define CCM_CDR_LPDIV(x) (((x)&0x000F)<<8) /* Low power clk div */ 160819833afSPeter Tyser #define CCM_CDR_SSIDIV(x) (((x)&0x00FF)) /* SSI oversampling clk div */ 161819833afSPeter Tyser 162819833afSPeter Tyser /* Bit definitions and macros for UOCSR */ 163819833afSPeter Tyser #define CCM_UOCSR_DPPD (0x2000) /* D+ 15Kohm pull-down (rd-only) */ 164819833afSPeter Tyser #define CCM_UOCSR_DMPD (0x1000) /* D- 15Kohm pull-down (rd-only) */ 165819833afSPeter Tyser #define CCM_UOCSR_CRG_VBUS (0x0400) /* VBUS charge resistor enabled (rd-only) */ 166819833afSPeter Tyser #define CCM_UOCSR_DCR_VBUS (0x0200) /* VBUS discharge resistor en (rd-only) */ 167819833afSPeter Tyser #define CCM_UOCSR_DPPU (0x0100) /* D+ pull-up for FS enabled (rd-only) */ 168819833afSPeter Tyser #define CCM_UOCSR_AVLD (0x0080) /* A-peripheral valid indicator */ 169819833afSPeter Tyser #define CCM_UOCSR_BVLD (0x0040) /* B-peripheral valid indicator */ 170819833afSPeter Tyser #define CCM_UOCSR_VVLD (0x0020) /* VBUS valid indicator */ 171819833afSPeter Tyser #define CCM_UOCSR_SEND (0x0010) /* Session end */ 172819833afSPeter Tyser #define CCM_UOCSR_WKUP (0x0004) /* USB OTG controller wake-up event */ 173819833afSPeter Tyser #define CCM_UOCSR_UOMIE (0x0002) /* USB OTG misc interrupt en */ 174819833afSPeter Tyser #define CCM_UOCSR_XPDE (0x0001) /* On-chip transceiver pull-down en */ 175819833afSPeter Tyser 176819833afSPeter Tyser /********************************************************************* 177819833afSPeter Tyser * General Purpose I/O Module (GPIO) 178819833afSPeter Tyser *********************************************************************/ 179819833afSPeter Tyser /* Bit definitions and macros for PAR_BE */ 180819833afSPeter Tyser #define GPIO_PAR_BE_UNMASK (0x0F) 181819833afSPeter Tyser #define GPIO_PAR_BE_BE3_BE3 (0x08) 182819833afSPeter Tyser #define GPIO_PAR_BE_BE3_GPIO (0x00) 183819833afSPeter Tyser #define GPIO_PAR_BE_BE2_BE2 (0x04) 184819833afSPeter Tyser #define GPIO_PAR_BE_BE2_GPIO (0x00) 185819833afSPeter Tyser #define GPIO_PAR_BE_BE1_BE1 (0x02) 186819833afSPeter Tyser #define GPIO_PAR_BE_BE1_GPIO (0x00) 187819833afSPeter Tyser #define GPIO_PAR_BE_BE0_BE0 (0x01) 188819833afSPeter Tyser #define GPIO_PAR_BE_BE0_GPIO (0x00) 189819833afSPeter Tyser 190819833afSPeter Tyser /* Bit definitions and macros for PAR_CS */ 191819833afSPeter Tyser #define GPIO_PAR_CS_CS3 (0x10) 192819833afSPeter Tyser #define GPIO_PAR_CS_CS2 (0x08) 193819833afSPeter Tyser #define GPIO_PAR_CS_CS1_FBCS1 (0x06) 194819833afSPeter Tyser #define GPIO_PAR_CS_CS1_SDCS1 (0x04) 195819833afSPeter Tyser #define GPIO_PAR_CS_CS1_GPIO (0x00) 196819833afSPeter Tyser #define GPIO_PAR_CS_CS0 (0x01) 197819833afSPeter Tyser 198819833afSPeter Tyser /* Bit definitions and macros for PAR_FBCTL */ 199819833afSPeter Tyser #define GPIO_PAR_FBCTL_OE (0x80) 200819833afSPeter Tyser #define GPIO_PAR_FBCTL_TA (0x40) 201819833afSPeter Tyser #define GPIO_PAR_FBCTL_RW (0x20) 202819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_UNMASK (0xE7) 203819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_FBTS (0x18) 204819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_DMAACK (0x10) 205819833afSPeter Tyser #define GPIO_PAR_FBCTL_TS_GPIO (0x00) 206819833afSPeter Tyser 207819833afSPeter Tyser /* Bit definitions and macros for PAR_FECI2C */ 208819833afSPeter Tyser #define GPIO_PAR_I2C_SCL_UNMASK (0xF3) 209819833afSPeter Tyser #define GPIO_PAR_I2C_SCL_SCL (0x0C) 210819833afSPeter Tyser #define GPIO_PAR_I2C_SCL_CANTXD (0x08) 211819833afSPeter Tyser #define GPIO_PAR_I2C_SCL_U2TXD (0x04) 212819833afSPeter Tyser #define GPIO_PAR_I2C_SCL_GPIO (0x00) 213819833afSPeter Tyser 214819833afSPeter Tyser #define GPIO_PAR_I2C_SDA_UNMASK (0xFC) 215819833afSPeter Tyser #define GPIO_PAR_I2C_SDA_SDA (0x03) 216819833afSPeter Tyser #define GPIO_PAR_I2C_SDA_CANRXD (0x02) 217819833afSPeter Tyser #define GPIO_PAR_I2C_SDA_U2RXD (0x01) 218819833afSPeter Tyser #define GPIO_PAR_I2C_SDA_GPIO (0x00) 219819833afSPeter Tyser 220819833afSPeter Tyser /* Bit definitions and macros for PAR_UART */ 221819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_UNMASK (0x3FFF) 222819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_U1CTS (0xC000) 223819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_SSIBCLK (0x8000) 224819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_LCDCLS (0x4000) 225819833afSPeter Tyser #define GPIO_PAR_UART_U1CTS_GPIO (0x0000) 226819833afSPeter Tyser 227819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_UNMASK (0xCFFF) 228819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_U1RTS (0x3000) 229819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_SSIFS (0x2000) 230819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_LCDPS (0x1000) 231819833afSPeter Tyser #define GPIO_PAR_UART_U1RTS_GPIO (0x0000) 232819833afSPeter Tyser 233819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD_UNMASK (0xF3FF) 234819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD_U1RXD (0x0C00) 235819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD_SSIRXD (0x0800) 236819833afSPeter Tyser #define GPIO_PAR_UART_U1RXD_GPIO (0x0000) 237819833afSPeter Tyser 238819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD_UNMASK (0xFCFF) 239819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD_U1TXD (0x0300) 240819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD_SSITXD (0x0200) 241819833afSPeter Tyser #define GPIO_PAR_UART_U1TXD_GPIO (0x0000) 242819833afSPeter Tyser 243819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_UNMASK (0xFF3F) 244819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_U0CTS (0x00C0) 245819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_T1OUT (0x0080) 246819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_USBVBUSEN (0x0040) 247819833afSPeter Tyser #define GPIO_PAR_UART_U0CTS_GPIO (0x0000) 248819833afSPeter Tyser 249819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_UNMASK (0xFFCF) 250819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_U0RTS (0x0030) 251819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_T1IN (0x0020) 252819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_USBVBUSOC (0x0010) 253819833afSPeter Tyser #define GPIO_PAR_UART_U0RTS_GPIO (0x0000) 254819833afSPeter Tyser 255819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD_UNMASK (0xFFF3) 256819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD_U0RXD (0x000C) 257819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD_CANRX (0x0008) 258819833afSPeter Tyser #define GPIO_PAR_UART_U0RXD_GPIO (0x0000) 259819833afSPeter Tyser 260819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD_UNMASK (0xFFFC) 261819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD_U0TXD (0x0003) 262819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD_CANTX (0x0002) 263819833afSPeter Tyser #define GPIO_PAR_UART_U0TXD_GPIO (0x0000) 264819833afSPeter Tyser 265819833afSPeter Tyser /* Bit definitions and macros for PAR_DSPI */ 266819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0_UNMASK (0x3F) 267819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0_PCS0 (0xC0) 268819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0_U2RTS (0x80) 269819833afSPeter Tyser #define GPIO_PAR_DSPI_PCS0_GPIO (0x00) 270819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN_UNMASK (0xCF) 271819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN_SIN (0x30) 272819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN_U2RXD (0x20) 273819833afSPeter Tyser #define GPIO_PAR_DSPI_SIN_GPIO (0x00) 274819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT_UNMASK (0xF3) 275819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT_SOUT (0x0C) 276819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT_U2TXD (0x08) 277819833afSPeter Tyser #define GPIO_PAR_DSPI_SOUT_GPIO (0x00) 278819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK_UNMASK (0xFC) 279819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK_SCK (0x03) 280819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK_U2CTS (0x02) 281819833afSPeter Tyser #define GPIO_PAR_DSPI_SCK_GPIO (0x00) 282819833afSPeter Tyser 283819833afSPeter Tyser /* Bit definitions and macros for PAR_TIMER */ 284819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_UNMASK (0x3F) 285819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_T3IN (0xC0) 286819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_T3OUT (0x80) 287819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_SSIMCLK (0x40) 288819833afSPeter Tyser #define GPIO_PAR_TIMER_T3IN_GPIO (0x00) 289819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_UNMASK (0xCF) 290819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_T2IN (0x30) 291819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_T2OUT (0x20) 292819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_DSPIPCS2 (0x10) 293819833afSPeter Tyser #define GPIO_PAR_TIMER_T2IN_GPIO (0x00) 294819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_UNMASK (0xF3) 295819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_T1IN (0x0C) 296819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_T1OUT (0x08) 297819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_LCDCONTRAST (0x04) 298819833afSPeter Tyser #define GPIO_PAR_TIMER_T1IN_GPIO (0x00) 299819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_UNMASK (0xFC) 300819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_T0IN (0x03) 301819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_T0OUT (0x02) 302819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_LCDREV (0x01) 303819833afSPeter Tyser #define GPIO_PAR_TIMER_T0IN_GPIO (0x00) 304819833afSPeter Tyser 305819833afSPeter Tyser /* Bit definitions and macros for GPIO_PAR_LCDCTL */ 306819833afSPeter Tyser #define GPIO_PAR_LCDCTL_ACDOE_UNMASK (0xE7) 307819833afSPeter Tyser #define GPIO_PAR_LCDCTL_ACDOE_ACDOE (0x18) 308819833afSPeter Tyser #define GPIO_PAR_LCDCTL_ACDOE_SPLSPR (0x10) 309819833afSPeter Tyser #define GPIO_PAR_LCDCTL_ACDOE_GPIO (0x00) 310819833afSPeter Tyser #define GPIO_PAR_LCDCTL_FLM_VSYNC (0x04) 311819833afSPeter Tyser #define GPIO_PAR_LCDCTL_LP_HSYNC (0x02) 312819833afSPeter Tyser #define GPIO_PAR_LCDCTL_LSCLK (0x01) 313819833afSPeter Tyser 314819833afSPeter Tyser /* Bit definitions and macros for PAR_IRQ */ 315819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4_UNMASK (0xF3) 316819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4_SSIINPCLK (0x0C) 317819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4_DMAREQ0 (0x08) 318819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ4_GPIO (0x00) 319819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_UNMASK (0xFC) 320819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_PCIINT (0x03) 321819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_USBCLKIN (0x02) 322819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_SSICLKIN (0x01) 323819833afSPeter Tyser #define GPIO_PAR_IRQ_IRQ1_GPIO (0x00) 324819833afSPeter Tyser 325819833afSPeter Tyser /* Bit definitions and macros for GPIO_PAR_LCDH */ 326819833afSPeter Tyser #define GPIO_PAR_LCDH_LD17_UNMASK (0xFFFFF3FF) 327819833afSPeter Tyser #define GPIO_PAR_LCDH_LD17_LD17 (0x00000C00) 328819833afSPeter Tyser #define GPIO_PAR_LCDH_LD17_LD11 (0x00000800) 329819833afSPeter Tyser #define GPIO_PAR_LCDH_LD17_GPIO (0x00000000) 330819833afSPeter Tyser 331819833afSPeter Tyser #define GPIO_PAR_LCDH_LD16_UNMASK (0xFFFFFCFF) 332819833afSPeter Tyser #define GPIO_PAR_LCDH_LD16_LD16 (0x00000300) 333819833afSPeter Tyser #define GPIO_PAR_LCDH_LD16_LD10 (0x00000200) 334819833afSPeter Tyser #define GPIO_PAR_LCDH_LD16_GPIO (0x00000000) 335819833afSPeter Tyser 336819833afSPeter Tyser #define GPIO_PAR_LCDH_LD15_UNMASK (0xFFFFFF3F) 337819833afSPeter Tyser #define GPIO_PAR_LCDH_LD15_LD15 (0x000000C0) 338819833afSPeter Tyser #define GPIO_PAR_LCDH_LD15_LD9 (0x00000080) 339819833afSPeter Tyser #define GPIO_PAR_LCDH_LD15_GPIO (0x00000000) 340819833afSPeter Tyser 341819833afSPeter Tyser #define GPIO_PAR_LCDH_LD14_UNMASK (0xFFFFFFCF) 342819833afSPeter Tyser #define GPIO_PAR_LCDH_LD14_LD14 (0x00000030) 343819833afSPeter Tyser #define GPIO_PAR_LCDH_LD14_LD8 (0x00000020) 344819833afSPeter Tyser #define GPIO_PAR_LCDH_LD14_GPIO (0x00000000) 345819833afSPeter Tyser 346819833afSPeter Tyser #define GPIO_PAR_LCDH_LD13_UNMASK (0xFFFFFFF3) 347819833afSPeter Tyser #define GPIO_PAR_LCDH_LD13_LD13 (0x0000000C) 348819833afSPeter Tyser #define GPIO_PAR_LCDH_LD13_CANTX (0x00000008) 349819833afSPeter Tyser #define GPIO_PAR_LCDH_LD13_GPIO (0x00000000) 350819833afSPeter Tyser 351819833afSPeter Tyser #define GPIO_PAR_LCDH_LD12_UNMASK (0xFFFFFFFC) 352819833afSPeter Tyser #define GPIO_PAR_LCDH_LD12_LD12 (0x00000003) 353819833afSPeter Tyser #define GPIO_PAR_LCDH_LD12_CANRX (0x00000002) 354819833afSPeter Tyser #define GPIO_PAR_LCDH_LD12_GPIO (0x00000000) 355819833afSPeter Tyser 356819833afSPeter Tyser /* Bit definitions and macros for GPIO_PAR_LCDL */ 357819833afSPeter Tyser #define GPIO_PAR_LCDL_LD11_UNMASK (0x3FFFFFFF) 358819833afSPeter Tyser #define GPIO_PAR_LCDL_LD11_LD11 (0xC0000000) 359819833afSPeter Tyser #define GPIO_PAR_LCDL_LD11_LD7 (0x80000000) 360819833afSPeter Tyser #define GPIO_PAR_LCDL_LD11_GPIO (0x00000000) 361819833afSPeter Tyser 362819833afSPeter Tyser #define GPIO_PAR_LCDL_LD10_UNMASK (0xCFFFFFFF) 363819833afSPeter Tyser #define GPIO_PAR_LCDL_LD10_LD10 (0x30000000) 364819833afSPeter Tyser #define GPIO_PAR_LCDL_LD10_LD6 (0x20000000) 365819833afSPeter Tyser #define GPIO_PAR_LCDL_LD10_GPIO (0x00000000) 366819833afSPeter Tyser 367819833afSPeter Tyser #define GPIO_PAR_LCDL_LD9_UNMASK (0xF3FFFFFF) 368819833afSPeter Tyser #define GPIO_PAR_LCDL_LD9_LD9 (0x0C000000) 369819833afSPeter Tyser #define GPIO_PAR_LCDL_LD9_LD5 (0x08000000) 370819833afSPeter Tyser #define GPIO_PAR_LCDL_LD9_GPIO (0x00000000) 371819833afSPeter Tyser 372819833afSPeter Tyser #define GPIO_PAR_LCDL_LD8_UNMASK (0xFCFFFFFF) 373819833afSPeter Tyser #define GPIO_PAR_LCDL_LD8_LD8 (0x03000000) 374819833afSPeter Tyser #define GPIO_PAR_LCDL_LD8_LD4 (0x02000000) 375819833afSPeter Tyser #define GPIO_PAR_LCDL_LD8_GPIO (0x00000000) 376819833afSPeter Tyser 377819833afSPeter Tyser #define GPIO_PAR_LCDL_LD7_UNMASK (0xFF3FFFFF) 378819833afSPeter Tyser #define GPIO_PAR_LCDL_LD7_LD7 (0x00C00000) 379819833afSPeter Tyser #define GPIO_PAR_LCDL_LD7_PWM7 (0x00800000) 380819833afSPeter Tyser #define GPIO_PAR_LCDL_LD7_GPIO (0x00000000) 381819833afSPeter Tyser 382819833afSPeter Tyser #define GPIO_PAR_LCDL_LD6_UNMASK (0xFFCFFFFF) 383819833afSPeter Tyser #define GPIO_PAR_LCDL_LD6_LD6 (0x00300000) 384819833afSPeter Tyser #define GPIO_PAR_LCDL_LD6_PWM5 (0x00200000) 385819833afSPeter Tyser #define GPIO_PAR_LCDL_LD6_GPIO (0x00000000) 386819833afSPeter Tyser 387819833afSPeter Tyser #define GPIO_PAR_LCDL_LD5_UNMASK (0xFFF3FFFF) 388819833afSPeter Tyser #define GPIO_PAR_LCDL_LD5_LD5 (0x000C0000) 389819833afSPeter Tyser #define GPIO_PAR_LCDL_LD5_LD3 (0x00080000) 390819833afSPeter Tyser #define GPIO_PAR_LCDL_LD5_GPIO (0x00000000) 391819833afSPeter Tyser 392819833afSPeter Tyser #define GPIO_PAR_LCDL_LD4_UNMASK (0xFFFCFFFF) 393819833afSPeter Tyser #define GPIO_PAR_LCDL_LD4_LD4 (0x00030000) 394819833afSPeter Tyser #define GPIO_PAR_LCDL_LD4_LD2 (0x00020000) 395819833afSPeter Tyser #define GPIO_PAR_LCDL_LD4_GPIO (0x00000000) 396819833afSPeter Tyser 397819833afSPeter Tyser #define GPIO_PAR_LCDL_LD3_UNMASK (0xFFFF3FFF) 398819833afSPeter Tyser #define GPIO_PAR_LCDL_LD3_LD3 (0x0000C000) 399819833afSPeter Tyser #define GPIO_PAR_LCDL_LD3_LD1 (0x00008000) 400819833afSPeter Tyser #define GPIO_PAR_LCDL_LD3_GPIO (0x00000000) 401819833afSPeter Tyser 402819833afSPeter Tyser #define GPIO_PAR_LCDL_LD2_UNMASK (0xFFFFCFFF) 403819833afSPeter Tyser #define GPIO_PAR_LCDL_LD2_LD2 (0x00003000) 404819833afSPeter Tyser #define GPIO_PAR_LCDL_LD2_LD0 (0x00002000) 405819833afSPeter Tyser #define GPIO_PAR_LCDL_LD2_GPIO (0x00000000) 406819833afSPeter Tyser 407819833afSPeter Tyser #define GPIO_PAR_LCDL_LD1_UNMASK (0xFFFFF3FF) 408819833afSPeter Tyser #define GPIO_PAR_LCDL_LD1_LD1 (0x00000C00) 409819833afSPeter Tyser #define GPIO_PAR_LCDL_LD1_PWM3 (0x00000800) 410819833afSPeter Tyser #define GPIO_PAR_LCDL_LD1_GPIO (0x00000000) 411819833afSPeter Tyser 412819833afSPeter Tyser #define GPIO_PAR_LCDL_LD0_UNMASK (0xFFFFFCFF) 413819833afSPeter Tyser #define GPIO_PAR_LCDL_LD0_LD0 (0x00000300) 414819833afSPeter Tyser #define GPIO_PAR_LCDL_LD0_PWM1 (0x00000200) 415819833afSPeter Tyser #define GPIO_PAR_LCDL_LD0_GPIO (0x00000000) 416819833afSPeter Tyser 417819833afSPeter Tyser /* Bit definitions and macros for MSCR_FB */ 418819833afSPeter Tyser #define GPIO_MSCR_FB_DUPPER_UNMASK (0xCF) 419819833afSPeter Tyser #define GPIO_MSCR_FB_DUPPER_25V_33V (0x30) 420819833afSPeter Tyser #define GPIO_MSCR_FB_DUPPER_FULL_18V (0x20) 421819833afSPeter Tyser #define GPIO_MSCR_FB_DUPPER_OD (0x10) 422819833afSPeter Tyser #define GPIO_MSCR_FB_DUPPER_HALF_18V (0x00) 423819833afSPeter Tyser 424819833afSPeter Tyser #define GPIO_MSCR_FB_DLOWER_UNMASK (0xF3) 425819833afSPeter Tyser #define GPIO_MSCR_FB_DLOWER_25V_33V (0x0C) 426819833afSPeter Tyser #define GPIO_MSCR_FB_DLOWER_FULL_18V (0x08) 427819833afSPeter Tyser #define GPIO_MSCR_FB_DLOWER_OD (0x04) 428819833afSPeter Tyser #define GPIO_MSCR_FB_DLOWER_HALF_18V (0x00) 429819833afSPeter Tyser 430819833afSPeter Tyser #define GPIO_MSCR_FB_ADDRCTL_UNMASK (0xFC) 431819833afSPeter Tyser #define GPIO_MSCR_FB_ADDRCTL_25V_33V (0x03) 432819833afSPeter Tyser #define GPIO_MSCR_FB_ADDRCTL_FULL_18V (0x02) 433819833afSPeter Tyser #define GPIO_MSCR_FB_ADDRCTL_OD (0x01) 434819833afSPeter Tyser #define GPIO_MSCR_FB_ADDRCTL_HALF_18V (0x00) 435819833afSPeter Tyser 436819833afSPeter Tyser /* Bit definitions and macros for MSCR_SDRAM */ 437819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLKB_UNMASK (0xCF) 438819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLKB_25V_33V (0x30) 439819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLKB_FULL_18V (0x20) 440819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLKB_OD (0x10) 441819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLKB_HALF_18V (0x00) 442819833afSPeter Tyser 443819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_UNMASK (0xF3) 444819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_25V_33V (0x0C) 445819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_FULL_18V (0x08) 446819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_OPD (0x04) 447819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCLK_HALF_18V (0x00) 448819833afSPeter Tyser 449819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_UNMASK (0xFC) 450819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_25V_33V (0x03) 451819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_FULL_18V (0x02) 452819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_OPD (0x01) 453819833afSPeter Tyser #define GPIO_MSCR_SDRAM_SDCTL_HALF_18V (0x00) 454819833afSPeter Tyser 455819833afSPeter Tyser /* Bit definitions and macros for Drive Strength Control */ 456819833afSPeter Tyser #define DSCR_LOAD_50PF (0x03) 457819833afSPeter Tyser #define DSCR_LOAD_30PF (0x02) 458819833afSPeter Tyser #define DSCR_LOAD_20PF (0x01) 459819833afSPeter Tyser #define DSCR_LOAD_10PF (0x00) 460819833afSPeter Tyser 461819833afSPeter Tyser /********************************************************************* 462819833afSPeter Tyser * SDRAM Controller (SDRAMC) 463819833afSPeter Tyser *********************************************************************/ 464819833afSPeter Tyser 465819833afSPeter Tyser /* Bit definitions and macros for SDMR */ 466819833afSPeter Tyser #define SDRAMC_SDMR_DDR2_AD(x) (((x)&0x00003FFF)) /* Address for DDR2 */ 467819833afSPeter Tyser #define SDRAMC_SDMR_CMD (0x00010000) /* Command */ 468819833afSPeter Tyser #define SDRAMC_SDMR_AD(x) (((x)&0x00000FFF)<<18) /* Address */ 469819833afSPeter Tyser #define SDRAMC_SDMR_BK(x) (((x)&0x00000003)<<30) /* Bank Address */ 470819833afSPeter Tyser #define SDRAMC_SDMR_BK_LMR (0x00000000) 471819833afSPeter Tyser #define SDRAMC_SDMR_BK_LEMR (0x40000000) 472819833afSPeter Tyser 473819833afSPeter Tyser /* Bit definitions and macros for SDCR */ 474819833afSPeter Tyser #define SDRAMC_SDCR_DPD (0x00000001) /* Deep Power-Down Mode */ 475819833afSPeter Tyser #define SDRAMC_SDCR_IPALL (0x00000002) /* Initiate Precharge All */ 476819833afSPeter Tyser #define SDRAMC_SDCR_IREF (0x00000004) /* Initiate Refresh */ 477819833afSPeter Tyser #define SDRAMC_SDCR_DQS_OE(x) (((x)&0x00000003)<<10) /* DQS Output Enable */ 478819833afSPeter Tyser #define SDRAMC_SDCR_MEM_PS (0x00002000) /* Data Port Size */ 479819833afSPeter Tyser #define SDRAMC_SDCR_REF_CNT(x) (((x)&0x0000003F)<<16) /* Periodic Refresh Counter */ 480819833afSPeter Tyser #define SDRAMC_SDCR_OE_RULE (0x00400000) /* Drive Rule Selection */ 481819833afSPeter Tyser #define SDRAMC_SDCR_ADDR_MUX(x) (((x)&0x00000003)<<24) /* Internal Address Mux Select */ 482819833afSPeter Tyser #define SDRAMC_SDCR_DDR2_MODE (0x08000000) /* DDR2 Mode Select */ 483819833afSPeter Tyser #define SDRAMC_SDCR_REF_EN (0x10000000) /* Refresh Enable */ 484819833afSPeter Tyser #define SDRAMC_SDCR_DDR_MODE (0x20000000) /* DDR Mode Select */ 485819833afSPeter Tyser #define SDRAMC_SDCR_CKE (0x40000000) /* Clock Enable */ 486819833afSPeter Tyser #define SDRAMC_SDCR_MODE_EN (0x80000000) /* SDRAM Mode Register Programming Enable */ 487819833afSPeter Tyser #define SDRAMC_SDCR_DQS_OE_BOTH (0x00000C000) 488819833afSPeter Tyser 489819833afSPeter Tyser /* Bit definitions and macros for SDCFG1 */ 490819833afSPeter Tyser #define SDRAMC_SDCFG1_WT_LAT(x) (((x)&0x00000007)<<4) /* Write Latency */ 491819833afSPeter Tyser #define SDRAMC_SDCFG1_REF2ACT(x) (((x)&0x0000000F)<<8) /* Refresh to active delay */ 492819833afSPeter Tyser #define SDRAMC_SDCFG1_PRE2ACT(x) (((x)&0x00000007)<<12) /* Precharge to active delay */ 493819833afSPeter Tyser #define SDRAMC_SDCFG1_ACT2RW(x) (((x)&0x00000007)<<16) /* Active to read/write delay */ 494819833afSPeter Tyser #define SDRAMC_SDCFG1_RD_LAT(x) (((x)&0x0000000F)<<20) /* Read CAS Latency */ 495819833afSPeter Tyser #define SDRAMC_SDCFG1_SWT2RWP(x) (((x)&0x00000007)<<24) /* Single write to read/write/precharge delay */ 496819833afSPeter Tyser #define SDRAMC_SDCFG1_SRD2RWP(x) (((x)&0x0000000F)<<28) /* Single read to read/write/precharge delay */ 497819833afSPeter Tyser 498819833afSPeter Tyser /* Bit definitions and macros for SDCFG2 */ 499819833afSPeter Tyser #define SDRAMC_SDCFG2_BL(x) (((x)&0x0000000F)<<16) /* Burst Length */ 500819833afSPeter Tyser #define SDRAMC_SDCFG2_BRD2W(x) (((x)&0x0000000F)<<20) /* Burst read to write delay */ 501819833afSPeter Tyser #define SDRAMC_SDCFG2_BWT2RWP(x) (((x)&0x0000000F)<<24) /* Burst write to read/write/precharge delay */ 502819833afSPeter Tyser #define SDRAMC_SDCFG2_BRD2RP(x) (((x)&0x0000000F)<<28) /* Burst read to read/precharge delay */ 503819833afSPeter Tyser 504819833afSPeter Tyser /* Bit definitions and macros for SDCS group */ 505819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ(x) (((x)&0x0000001F)) /* Chip-Select Size */ 506819833afSPeter Tyser #define SDRAMC_SDCS_CSBA(x) (((x)&0x00000FFF)<<20) /* Chip-Select Base Address */ 507819833afSPeter Tyser #define SDRAMC_SDCS_BA(x) ((x)&0xFFF00000) 508819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_DISABLE (0x00000000) 509819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_1MBYTE (0x00000013) 510819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_2MBYTE (0x00000014) 511819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_4MBYTE (0x00000015) 512819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_8MBYTE (0x00000016) 513819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_16MBYTE (0x00000017) 514819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_32MBYTE (0x00000018) 515819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_64MBYTE (0x00000019) 516819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_128MBYTE (0x0000001A) 517819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_256MBYTE (0x0000001B) 518819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_512MBYTE (0x0000001C) 519819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_1GBYTE (0x0000001D) 520819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_2GBYTE (0x0000001E) 521819833afSPeter Tyser #define SDRAMC_SDCS_CSSZ_4GBYTE (0x0000001F) 522819833afSPeter Tyser 523819833afSPeter Tyser /********************************************************************* 524819833afSPeter Tyser * Phase Locked Loop (PLL) 525819833afSPeter Tyser *********************************************************************/ 526819833afSPeter Tyser 527819833afSPeter Tyser /* Bit definitions and macros for PCR */ 528819833afSPeter Tyser #define PLL_PCR_OUTDIV1(x) (((x)&0x0000000F)) /* Output divider for CPU clock frequency */ 529819833afSPeter Tyser #define PLL_PCR_OUTDIV2(x) (((x)&0x0000000F)<<4) /* Output divider for bus/flexbus clock frequency */ 530819833afSPeter Tyser #define PLL_PCR_OUTDIV3(x) (((x)&0x0000000F)<<8) /* Output divider for SDRAM clock frequency */ 531819833afSPeter Tyser #define PLL_PCR_OUTDIV5(x) (((x)&0x0000000F)<<16) /* Output divider for USB clock frequency */ 532819833afSPeter Tyser #define PLL_PCR_PFDR(x) (((x)&0x000000FF)<<24) /* Feedback divider for VCO frequency */ 533819833afSPeter Tyser #define PLL_PCR_PFDR_MASK (0x000F0000) 534819833afSPeter Tyser #define PLL_PCR_OUTDIV5_MASK (0x000F0000) 535819833afSPeter Tyser #define PLL_PCR_OUTDIV3_MASK (0x00000F00) 536819833afSPeter Tyser #define PLL_PCR_OUTDIV2_MASK (0x000000F0) 537819833afSPeter Tyser #define PLL_PCR_OUTDIV1_MASK (0x0000000F) 538819833afSPeter Tyser 539819833afSPeter Tyser /* Bit definitions and macros for PSR */ 540819833afSPeter Tyser #define PLL_PSR_LOCKS (0x00000001) /* PLL lost lock - sticky */ 541819833afSPeter Tyser #define PLL_PSR_LOCK (0x00000002) /* PLL lock status */ 542819833afSPeter Tyser #define PLL_PSR_LOLIRQ (0x00000004) /* PLL loss-of-lock interrupt enable */ 543819833afSPeter Tyser #define PLL_PSR_LOLRE (0x00000008) /* PLL loss-of-lock reset enable */ 544819833afSPeter Tyser 545819833afSPeter Tyser /********************************************************************/ 546819833afSPeter Tyser 547819833afSPeter Tyser #endif /* __MCF5227X__ */ 548