1819833afSPeter Tyser /* 2819833afSPeter Tyser * MCF5329 Internal Memory Map 3819833afSPeter Tyser * 4819833afSPeter Tyser * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6819833afSPeter Tyser * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8819833afSPeter Tyser */ 9819833afSPeter Tyser 10819833afSPeter Tyser #ifndef __IMMAP_5329__ 11819833afSPeter Tyser #define __IMMAP_5329__ 12819833afSPeter Tyser 13819833afSPeter Tyser #define MMAP_SCM1 0xEC000000 14819833afSPeter Tyser #define MMAP_MDHA 0xEC080000 15819833afSPeter Tyser #define MMAP_SKHA 0xEC084000 16819833afSPeter Tyser #define MMAP_RNG 0xEC088000 17819833afSPeter Tyser #define MMAP_SCM2 0xFC000000 18819833afSPeter Tyser #define MMAP_XBS 0xFC004000 19819833afSPeter Tyser #define MMAP_FBCS 0xFC008000 20819833afSPeter Tyser #define MMAP_CAN 0xFC020000 21819833afSPeter Tyser #define MMAP_FEC 0xFC030000 22819833afSPeter Tyser #define MMAP_SCM3 0xFC040000 23819833afSPeter Tyser #define MMAP_EDMA 0xFC044000 24819833afSPeter Tyser #define MMAP_TCD 0xFC045000 25819833afSPeter Tyser #define MMAP_INTC0 0xFC048000 26819833afSPeter Tyser #define MMAP_INTC1 0xFC04C000 27819833afSPeter Tyser #define MMAP_INTCACK 0xFC054000 28819833afSPeter Tyser #define MMAP_I2C 0xFC058000 29819833afSPeter Tyser #define MMAP_QSPI 0xFC05C000 30819833afSPeter Tyser #define MMAP_UART0 0xFC060000 31819833afSPeter Tyser #define MMAP_UART1 0xFC064000 32819833afSPeter Tyser #define MMAP_UART2 0xFC068000 33819833afSPeter Tyser #define MMAP_DTMR0 0xFC070000 34819833afSPeter Tyser #define MMAP_DTMR1 0xFC074000 35819833afSPeter Tyser #define MMAP_DTMR2 0xFC078000 36819833afSPeter Tyser #define MMAP_DTMR3 0xFC07C000 37819833afSPeter Tyser #define MMAP_PIT0 0xFC080000 38819833afSPeter Tyser #define MMAP_PIT1 0xFC084000 39819833afSPeter Tyser #define MMAP_PIT2 0xFC088000 40819833afSPeter Tyser #define MMAP_PIT3 0xFC08C000 41819833afSPeter Tyser #define MMAP_PWM 0xFC090000 42819833afSPeter Tyser #define MMAP_EPORT 0xFC094000 43819833afSPeter Tyser #define MMAP_WDOG 0xFC098000 44819833afSPeter Tyser #define MMAP_RCM 0xFC0A0000 45819833afSPeter Tyser #define MMAP_CCM 0xFC0A0004 46819833afSPeter Tyser #define MMAP_GPIO 0xFC0A4000 47819833afSPeter Tyser #define MMAP_RTC 0xFC0A8000 48819833afSPeter Tyser #define MMAP_LCDC 0xFC0AC000 49819833afSPeter Tyser #define MMAP_USBOTG 0xFC0B0000 50819833afSPeter Tyser #define MMAP_USBH 0xFC0B4000 51819833afSPeter Tyser #define MMAP_SDRAM 0xFC0B8000 52819833afSPeter Tyser #define MMAP_SSI 0xFC0BC000 53819833afSPeter Tyser #define MMAP_PLL 0xFC0C0000 54819833afSPeter Tyser 55819833afSPeter Tyser #include <asm/coldfire/crossbar.h> 56819833afSPeter Tyser #include <asm/coldfire/edma.h> 57819833afSPeter Tyser #include <asm/coldfire/eport.h> 58819833afSPeter Tyser #include <asm/coldfire/qspi.h> 59819833afSPeter Tyser #include <asm/coldfire/flexbus.h> 60819833afSPeter Tyser #include <asm/coldfire/flexcan.h> 61819833afSPeter Tyser #include <asm/coldfire/intctrl.h> 62819833afSPeter Tyser #include <asm/coldfire/lcd.h> 63819833afSPeter Tyser #include <asm/coldfire/mdha.h> 64819833afSPeter Tyser #include <asm/coldfire/pwm.h> 65819833afSPeter Tyser #include <asm/coldfire/ssi.h> 66819833afSPeter Tyser #include <asm/coldfire/skha.h> 67819833afSPeter Tyser 68819833afSPeter Tyser /* System control module registers */ 69819833afSPeter Tyser typedef struct scm1_ctrl { 70819833afSPeter Tyser u32 mpr0; /* 0x00 Master Privilege Register 0 */ 71819833afSPeter Tyser u32 res1[15]; /* 0x04 - 0x3F */ 72819833afSPeter Tyser u32 pacrh; /* 0x40 Peripheral Access Control Register H */ 73819833afSPeter Tyser u32 res2[3]; /* 0x44 - 0x53 */ 74819833afSPeter Tyser u32 bmt0; /*0x54 Bus Monitor Timeout 0 */ 75819833afSPeter Tyser } scm1_t; 76819833afSPeter Tyser 77819833afSPeter Tyser /* System control module registers 2 */ 78819833afSPeter Tyser typedef struct scm2_ctrl { 79819833afSPeter Tyser u32 mpr1; /* 0x00 Master Privilege Register */ 80819833afSPeter Tyser u32 res1[7]; /* 0x04 - 0x1F */ 81819833afSPeter Tyser u32 pacra; /* 0x20 Peripheral Access Control Register A */ 82819833afSPeter Tyser u32 pacrb; /* 0x24 Peripheral Access Control Register B */ 83819833afSPeter Tyser u32 pacrc; /* 0x28 Peripheral Access Control Register C */ 84819833afSPeter Tyser u32 pacrd; /* 0x2C Peripheral Access Control Register D */ 85819833afSPeter Tyser u32 res2[4]; /* 0x30 - 0x3F */ 86819833afSPeter Tyser u32 pacre; /* 0x40 Peripheral Access Control Register E */ 87819833afSPeter Tyser u32 pacrf; /* 0x44 Peripheral Access Control Register F */ 88819833afSPeter Tyser u32 pacrg; /* 0x48 Peripheral Access Control Register G */ 89819833afSPeter Tyser u32 res3[2]; /* 0x4C - 0x53 */ 90819833afSPeter Tyser u32 bmt1; /* 0x54 Bus Monitor Timeout 1 */ 91819833afSPeter Tyser } scm2_t; 92819833afSPeter Tyser 93819833afSPeter Tyser /* System Control Module register 3 */ 94819833afSPeter Tyser typedef struct scm3_ctrl { 95819833afSPeter Tyser u8 res1[19]; /* 0x00 - 0x12 */ 96819833afSPeter Tyser u8 wcr; /* 0x13 wakeup control register */ 97819833afSPeter Tyser u16 res2; /* 0x14 - 0x15 */ 98819833afSPeter Tyser u16 cwcr; /* 0x16 Core Watchdog Control Register */ 99819833afSPeter Tyser u8 res3[3]; /* 0x18 - 0x1A */ 100819833afSPeter Tyser u8 cwsr; /* 0x1B Core Watchdog Service Register */ 101819833afSPeter Tyser u8 res4[2]; /* 0x1C - 0x1D */ 102819833afSPeter Tyser u8 scmisr; /* 0x1F Interrupt Status Register */ 103819833afSPeter Tyser u32 res5; /* 0x20 */ 104819833afSPeter Tyser u32 bcr; /* 0x24 Burst Configuration Register */ 105819833afSPeter Tyser u32 res6[18]; /* 0x28 - 0x6F */ 106819833afSPeter Tyser u32 cfadr; /* 0x70 Core Fault Address Register */ 107819833afSPeter Tyser u8 res7[4]; /* 0x71 - 0x74 */ 108819833afSPeter Tyser u8 cfier; /* 0x75 Core Fault Interrupt Enable Register */ 109819833afSPeter Tyser u8 cfloc; /* 0x76 Core Fault Location Register */ 110819833afSPeter Tyser u8 cfatr; /* 0x77 Core Fault Attributes Register */ 111819833afSPeter Tyser u32 res8; /* 0x78 */ 112819833afSPeter Tyser u32 cfdtr; /* 0x7C Core Fault Data Register */ 113819833afSPeter Tyser } scm3_t; 114819833afSPeter Tyser 115819833afSPeter Tyser typedef struct canex_ctrl { 116819833afSPeter Tyser can_msg_t msg[16]; /* 0x00 Message Buffer 0-15 */ 117819833afSPeter Tyser } canex_t; 118819833afSPeter Tyser 119819833afSPeter Tyser /* Watchdog registers */ 120819833afSPeter Tyser typedef struct wdog_ctrl { 121819833afSPeter Tyser u16 cr; /* 0x00 Control register */ 122819833afSPeter Tyser u16 mr; /* 0x02 Modulus register */ 123819833afSPeter Tyser u16 cntr; /* 0x04 Count register */ 124819833afSPeter Tyser u16 sr; /* 0x06 Service register */ 125819833afSPeter Tyser } wdog_t; 126819833afSPeter Tyser 127819833afSPeter Tyser /*Chip configuration module registers */ 128819833afSPeter Tyser typedef struct ccm_ctrl { 129819833afSPeter Tyser u16 ccr; /* 0x00 Chip configuration register */ 130819833afSPeter Tyser u16 res2; /* 0x02 */ 131819833afSPeter Tyser u16 rcon; /* 0x04 Rreset configuration register */ 132819833afSPeter Tyser u16 cir; /* 0x06 Chip identification register */ 133819833afSPeter Tyser u32 res3; /* 0x08 */ 134819833afSPeter Tyser u16 misccr; /* 0x0A Miscellaneous control register */ 135819833afSPeter Tyser u16 cdr; /* 0x0C Clock divider register */ 136819833afSPeter Tyser u16 uhcsr; /* 0x10 USB Host controller status register */ 137819833afSPeter Tyser u16 uocsr; /* 0x12 USB On-the-Go Controller Status Reg */ 138819833afSPeter Tyser } ccm_t; 139819833afSPeter Tyser 140819833afSPeter Tyser typedef struct rcm { 141819833afSPeter Tyser u8 rcr; 142819833afSPeter Tyser u8 rsr; 143819833afSPeter Tyser } rcm_t; 144819833afSPeter Tyser 145819833afSPeter Tyser /* GPIO port registers */ 146819833afSPeter Tyser typedef struct gpio_ctrl { 147819833afSPeter Tyser /* Port Output Data Registers */ 148819833afSPeter Tyser #ifdef CONFIG_M5329 149819833afSPeter Tyser u8 podr_fech; /* 0x00 */ 150819833afSPeter Tyser u8 podr_fecl; /* 0x01 */ 151819833afSPeter Tyser #else 152819833afSPeter Tyser u16 res00; /* 0x00 - 0x01 */ 153819833afSPeter Tyser #endif 154819833afSPeter Tyser u8 podr_ssi; /* 0x02 */ 155819833afSPeter Tyser u8 podr_busctl; /* 0x03 */ 156819833afSPeter Tyser u8 podr_be; /* 0x04 */ 157819833afSPeter Tyser u8 podr_cs; /* 0x05 */ 158819833afSPeter Tyser u8 podr_pwm; /* 0x06 */ 159819833afSPeter Tyser u8 podr_feci2c; /* 0x07 */ 160819833afSPeter Tyser u8 res08; /* 0x08 */ 161819833afSPeter Tyser u8 podr_uart; /* 0x09 */ 162819833afSPeter Tyser u8 podr_qspi; /* 0x0A */ 163819833afSPeter Tyser u8 podr_timer; /* 0x0B */ 164819833afSPeter Tyser #ifdef CONFIG_M5329 165819833afSPeter Tyser u8 res0C; /* 0x0C */ 166819833afSPeter Tyser u8 podr_lcddatah; /* 0x0D */ 167819833afSPeter Tyser u8 podr_lcddatam; /* 0x0E */ 168819833afSPeter Tyser u8 podr_lcddatal; /* 0x0F */ 169819833afSPeter Tyser u8 podr_lcdctlh; /* 0x10 */ 170819833afSPeter Tyser u8 podr_lcdctll; /* 0x11 */ 171819833afSPeter Tyser #else 172819833afSPeter Tyser u16 res0C; /* 0x0C - 0x0D */ 173819833afSPeter Tyser u8 podr_fech; /* 0x0E */ 174819833afSPeter Tyser u8 podr_fecl; /* 0x0F */ 175819833afSPeter Tyser u16 res10[3]; /* 0x10 - 0x15 */ 176819833afSPeter Tyser #endif 177819833afSPeter Tyser 178819833afSPeter Tyser /* Port Data Direction Registers */ 179819833afSPeter Tyser #ifdef CONFIG_M5329 180819833afSPeter Tyser u16 res12; /* 0x12 - 0x13 */ 181819833afSPeter Tyser u8 pddr_fech; /* 0x14 */ 182819833afSPeter Tyser u8 pddr_fecl; /* 0x15 */ 183819833afSPeter Tyser #endif 184819833afSPeter Tyser u8 pddr_ssi; /* 0x16 */ 185819833afSPeter Tyser u8 pddr_busctl; /* 0x17 */ 186819833afSPeter Tyser u8 pddr_be; /* 0x18 */ 187819833afSPeter Tyser u8 pddr_cs; /* 0x19 */ 188819833afSPeter Tyser u8 pddr_pwm; /* 0x1A */ 189819833afSPeter Tyser u8 pddr_feci2c; /* 0x1B */ 190819833afSPeter Tyser u8 res1C; /* 0x1C */ 191819833afSPeter Tyser u8 pddr_uart; /* 0x1D */ 192819833afSPeter Tyser u8 pddr_qspi; /* 0x1E */ 193819833afSPeter Tyser u8 pddr_timer; /* 0x1F */ 194819833afSPeter Tyser #ifdef CONFIG_M5329 195819833afSPeter Tyser u8 res20; /* 0x20 */ 196819833afSPeter Tyser u8 pddr_lcddatah; /* 0x21 */ 197819833afSPeter Tyser u8 pddr_lcddatam; /* 0x22 */ 198819833afSPeter Tyser u8 pddr_lcddatal; /* 0x23 */ 199819833afSPeter Tyser u8 pddr_lcdctlh; /* 0x24 */ 200819833afSPeter Tyser u8 pddr_lcdctll; /* 0x25 */ 201819833afSPeter Tyser u16 res26; /* 0x26 - 0x27 */ 202819833afSPeter Tyser #else 203819833afSPeter Tyser u16 res20; /* 0x20 - 0x21 */ 204819833afSPeter Tyser u8 pddr_fech; /* 0x22 */ 205819833afSPeter Tyser u8 pddr_fecl; /* 0x23 */ 206819833afSPeter Tyser u16 res24[3]; /* 0x24 - 0x29 */ 207819833afSPeter Tyser #endif 208819833afSPeter Tyser 209819833afSPeter Tyser /* Port Data Direction Registers */ 210819833afSPeter Tyser #ifdef CONFIG_M5329 211819833afSPeter Tyser u8 ppd_fech; /* 0x28 */ 212819833afSPeter Tyser u8 ppd_fecl; /* 0x29 */ 213819833afSPeter Tyser #endif 214819833afSPeter Tyser u8 ppd_ssi; /* 0x2A */ 215819833afSPeter Tyser u8 ppd_busctl; /* 0x2B */ 216819833afSPeter Tyser u8 ppd_be; /* 0x2C */ 217819833afSPeter Tyser u8 ppd_cs; /* 0x2D */ 218819833afSPeter Tyser u8 ppd_pwm; /* 0x2E */ 219819833afSPeter Tyser u8 ppd_feci2c; /* 0x2F */ 220819833afSPeter Tyser u8 res30; /* 0x30 */ 221819833afSPeter Tyser u8 ppd_uart; /* 0x31 */ 222819833afSPeter Tyser u8 ppd_qspi; /* 0x32 */ 223819833afSPeter Tyser u8 ppd_timer; /* 0x33 */ 224819833afSPeter Tyser #ifdef CONFIG_M5329 225819833afSPeter Tyser u8 res34; /* 0x34 */ 226819833afSPeter Tyser u8 ppd_lcddatah; /* 0x35 */ 227819833afSPeter Tyser u8 ppd_lcddatam; /* 0x36 */ 228819833afSPeter Tyser u8 ppd_lcddatal; /* 0x37 */ 229819833afSPeter Tyser u8 ppd_lcdctlh; /* 0x38 */ 230819833afSPeter Tyser u8 ppd_lcdctll; /* 0x39 */ 231819833afSPeter Tyser u16 res3A; /* 0x3A - 0x3B */ 232819833afSPeter Tyser #else 233819833afSPeter Tyser u16 res34; /* 0x34 - 0x35 */ 234819833afSPeter Tyser u8 ppd_fech; /* 0x36 */ 235819833afSPeter Tyser u8 ppd_fecl; /* 0x37 */ 236819833afSPeter Tyser u16 res38[3]; /* 0x38 - 0x3D */ 237819833afSPeter Tyser #endif 238819833afSPeter Tyser 239819833afSPeter Tyser /* Port Clear Output Data Registers */ 240819833afSPeter Tyser #ifdef CONFIG_M5329 241819833afSPeter Tyser u8 res3C; /* 0x3C */ 242819833afSPeter Tyser u8 pclrr_fech; /* 0x3D */ 243819833afSPeter Tyser u8 pclrr_fecl; /* 0x3E */ 244819833afSPeter Tyser #else 245819833afSPeter Tyser u8 pclrr_ssi; /* 0x3E */ 246819833afSPeter Tyser #endif 247819833afSPeter Tyser u8 pclrr_busctl; /* 0x3F */ 248819833afSPeter Tyser u8 pclrr_be; /* 0x40 */ 249819833afSPeter Tyser u8 pclrr_cs; /* 0x41 */ 250819833afSPeter Tyser u8 pclrr_pwm; /* 0x42 */ 251819833afSPeter Tyser u8 pclrr_feci2c; /* 0x43 */ 252819833afSPeter Tyser u8 res44; /* 0x44 */ 253819833afSPeter Tyser u8 pclrr_uart; /* 0x45 */ 254819833afSPeter Tyser u8 pclrr_qspi; /* 0x46 */ 255819833afSPeter Tyser u8 pclrr_timer; /* 0x47 */ 256819833afSPeter Tyser #ifdef CONFIG_M5329 257819833afSPeter Tyser u8 pclrr_lcddatah; /* 0x48 */ 258819833afSPeter Tyser u8 pclrr_lcddatam; /* 0x49 */ 259819833afSPeter Tyser u8 pclrr_lcddatal; /* 0x4A */ 260819833afSPeter Tyser u8 pclrr_ssi; /* 0x4B */ 261819833afSPeter Tyser u8 pclrr_lcdctlh; /* 0x4C */ 262819833afSPeter Tyser u8 pclrr_lcdctll; /* 0x4D */ 263819833afSPeter Tyser u16 res4E; /* 0x4E - 0x4F */ 264819833afSPeter Tyser #else 265819833afSPeter Tyser u16 res48; /* 0x48 - 0x49 */ 266819833afSPeter Tyser u8 pclrr_fech; /* 0x4A */ 267819833afSPeter Tyser u8 pclrr_fecl; /* 0x4B */ 268819833afSPeter Tyser u8 res4C[5]; /* 0x4C - 0x50 */ 269819833afSPeter Tyser #endif 270819833afSPeter Tyser 271819833afSPeter Tyser /* Pin Assignment Registers */ 272819833afSPeter Tyser #ifdef CONFIG_M5329 273819833afSPeter Tyser u8 par_fec; /* 0x50 */ 274819833afSPeter Tyser #endif 275819833afSPeter Tyser u8 par_pwm; /* 0x51 */ 276819833afSPeter Tyser u8 par_busctl; /* 0x52 */ 277819833afSPeter Tyser u8 par_feci2c; /* 0x53 */ 278819833afSPeter Tyser u8 par_be; /* 0x54 */ 279819833afSPeter Tyser u8 par_cs; /* 0x55 */ 280819833afSPeter Tyser u16 par_ssi; /* 0x56 */ 281819833afSPeter Tyser u16 par_uart; /* 0x58 */ 282819833afSPeter Tyser u16 par_qspi; /* 0x5A */ 283819833afSPeter Tyser u8 par_timer; /* 0x5C */ 284819833afSPeter Tyser #ifdef CONFIG_M5329 285819833afSPeter Tyser u8 par_lcddata; /* 0x5D */ 286819833afSPeter Tyser u16 par_lcdctl; /* 0x5E */ 287819833afSPeter Tyser #else 288819833afSPeter Tyser u8 par_fec; /* 0x5D */ 289819833afSPeter Tyser u16 res5E; /* 0x5E - 0x5F */ 290819833afSPeter Tyser #endif 291819833afSPeter Tyser u16 par_irq; /* 0x60 */ 292819833afSPeter Tyser u16 res62; /* 0x62 - 0x63 */ 293819833afSPeter Tyser 294819833afSPeter Tyser /* Mode Select Control Registers */ 295819833afSPeter Tyser u8 mscr_flexbus; /* 0x64 */ 296819833afSPeter Tyser u8 mscr_sdram; /* 0x65 */ 297819833afSPeter Tyser u16 res66; /* 0x66 - 0x67 */ 298819833afSPeter Tyser 299819833afSPeter Tyser /* Drive Strength Control Registers */ 300819833afSPeter Tyser u8 dscr_i2c; /* 0x68 */ 301819833afSPeter Tyser u8 dscr_pwm; /* 0x69 */ 302819833afSPeter Tyser u8 dscr_fec; /* 0x6A */ 303819833afSPeter Tyser u8 dscr_uart; /* 0x6B */ 304819833afSPeter Tyser u8 dscr_qspi; /* 0x6C */ 305819833afSPeter Tyser u8 dscr_timer; /* 0x6D */ 306819833afSPeter Tyser u8 dscr_ssi; /* 0x6E */ 307819833afSPeter Tyser #ifdef CONFIG_M5329 308819833afSPeter Tyser u8 dscr_lcd; /* 0x6F */ 309819833afSPeter Tyser #else 310819833afSPeter Tyser u8 res6F; /* 0x6F */ 311819833afSPeter Tyser #endif 312819833afSPeter Tyser u8 dscr_debug; /* 0x70 */ 313819833afSPeter Tyser u8 dscr_clkrst; /* 0x71 */ 314819833afSPeter Tyser u8 dscr_irq; /* 0x72 */ 315819833afSPeter Tyser } gpio_t; 316819833afSPeter Tyser 317819833afSPeter Tyser /* USB OTG module registers */ 318819833afSPeter Tyser typedef struct usb_otg { 319819833afSPeter Tyser u32 id; /* 0x000 Identification Register */ 320819833afSPeter Tyser u32 hwgeneral; /* 0x004 General HW Parameters */ 321819833afSPeter Tyser u32 hwhost; /* 0x008 Host HW Parameters */ 322819833afSPeter Tyser u32 hwdev; /* 0x00C Device HW parameters */ 323819833afSPeter Tyser u32 hwtxbuf; /* 0x010 TX Buffer HW Parameters */ 324819833afSPeter Tyser u32 hwrxbuf; /* 0x014 RX Buffer HW Parameters */ 325819833afSPeter Tyser u32 res1[58]; /* 0x18 - 0xFF */ 326819833afSPeter Tyser u8 caplength; /* 0x100 Capability Register Length */ 327819833afSPeter Tyser u8 res2; /* 0x101 */ 328819833afSPeter Tyser u16 hciver; /* 0x102 Host Interface Version Number */ 329819833afSPeter Tyser u32 hcsparams; /* 0x104 Host Structural Parameters */ 330819833afSPeter Tyser u32 hccparams; /* 0x108 Host Capability Parameters */ 331819833afSPeter Tyser u32 res3[5]; /* 0x10C - 0x11F */ 332819833afSPeter Tyser u16 dciver; /* 0x120 Device Interface Version Number */ 333819833afSPeter Tyser u16 res4; /* 0x122 */ 334819833afSPeter Tyser u32 dccparams; /* 0x124 Device Capability Parameters */ 335819833afSPeter Tyser u32 res5[6]; /* 0x128 - 0x13F */ 336819833afSPeter Tyser u32 cmd; /* 0x140 USB Command */ 337819833afSPeter Tyser u32 sts; /* 0x144 USB Status */ 338819833afSPeter Tyser u32 intr; /* 0x148 USB Interrupt Enable */ 339819833afSPeter Tyser u32 frindex; /* 0x14C USB Frame Index */ 340819833afSPeter Tyser u32 res6; /* 0x150 */ 341819833afSPeter Tyser u32 prd_dev; /* 0x154 Periodic Frame List Base or Device Address */ 342819833afSPeter Tyser u32 aync_ep; /* 0x158 Current Asynchronous List or Address at Endpoint List Address */ 343819833afSPeter Tyser u32 ttctrl; /* 0x15C Host TT Asynchronous Buffer Control */ 344819833afSPeter Tyser u32 burstsize; /* 0x160 Master Interface Data Burst Size */ 345819833afSPeter Tyser u32 txfill; /* 0x164 Host Transmit FIFO Tuning Control */ 346819833afSPeter Tyser u32 res7[6]; /* 0x168 - 0x17F */ 347819833afSPeter Tyser u32 cfgflag; /* 0x180 Configure Flag Register */ 348819833afSPeter Tyser u32 portsc1; /* 0x184 Port Status/Control */ 349819833afSPeter Tyser u32 res8[7]; /* 0x188 - 0x1A3 */ 350819833afSPeter Tyser u32 otgsc; /* 0x1A4 On The Go Status and Control */ 351819833afSPeter Tyser u32 mode; /* 0x1A8 USB mode register */ 352819833afSPeter Tyser u32 eptsetstat; /* 0x1AC Endpoint Setup status */ 353819833afSPeter Tyser u32 eptprime; /* 0x1B0 Endpoint initialization */ 354819833afSPeter Tyser u32 eptflush; /* 0x1B4 Endpoint de-initialize */ 355819833afSPeter Tyser u32 eptstat; /* 0x1B8 Endpoint status */ 356819833afSPeter Tyser u32 eptcomplete; /* 0x1BC Endpoint Complete */ 357819833afSPeter Tyser u32 eptctrl0; /* 0x1C0 Endpoint control 0 */ 358819833afSPeter Tyser u32 eptctrl1; /* 0x1C4 Endpoint control 1 */ 359819833afSPeter Tyser u32 eptctrl2; /* 0x1C8 Endpoint control 2 */ 360819833afSPeter Tyser u32 eptctrl3; /* 0x1CC Endpoint control 3 */ 361819833afSPeter Tyser } usbotg_t; 362819833afSPeter Tyser 363819833afSPeter Tyser /* SDRAM controller registers */ 364819833afSPeter Tyser typedef struct sdram_ctrl { 365819833afSPeter Tyser u32 mode; /* 0x00 Mode/Extended Mode register */ 366819833afSPeter Tyser u32 ctrl; /* 0x04 Control register */ 367819833afSPeter Tyser u32 cfg1; /* 0x08 Configuration register 1 */ 368819833afSPeter Tyser u32 cfg2; /* 0x0C Configuration register 2 */ 369819833afSPeter Tyser u32 res1[64]; /* 0x10 - 0x10F */ 370819833afSPeter Tyser u32 cs0; /* 0x110 Chip Select 0 Configuration */ 371819833afSPeter Tyser u32 cs1; /* 0x114 Chip Select 1 Configuration */ 372819833afSPeter Tyser } sdram_t; 373819833afSPeter Tyser 374819833afSPeter Tyser /* Clock Module registers */ 375819833afSPeter Tyser typedef struct pll_ctrl { 376819833afSPeter Tyser u8 podr; /* 0x00 Output Divider Register */ 377819833afSPeter Tyser u8 res1[3]; 378819833afSPeter Tyser u8 pcr; /* 0x04 Control Register */ 379819833afSPeter Tyser u8 res2[3]; 380819833afSPeter Tyser u8 pmdr; /* 0x08 Modulation Divider Register */ 381819833afSPeter Tyser u8 res3[3]; 382819833afSPeter Tyser u8 pfdr; /* 0x0C Feedback Divider Register */ 383819833afSPeter Tyser u8 res4[3]; 384819833afSPeter Tyser } pll_t; 385819833afSPeter Tyser 386819833afSPeter Tyser #endif /* __IMMAP_5329__ */ 387