1819833afSPeter Tyser /* 2819833afSPeter Tyser * MCF5227x Internal Memory Map 3819833afSPeter Tyser * 4819833afSPeter Tyser * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6819833afSPeter Tyser * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8819833afSPeter Tyser */ 9819833afSPeter Tyser 10819833afSPeter Tyser #ifndef __IMMAP_5227X__ 11819833afSPeter Tyser #define __IMMAP_5227X__ 12819833afSPeter Tyser 13819833afSPeter Tyser /* Module Base Addresses */ 14819833afSPeter Tyser #define MMAP_SCM1 (CONFIG_SYS_MBAR + 0x00000000) 15819833afSPeter Tyser #define MMAP_XBS (CONFIG_SYS_MBAR + 0x00004000) 16819833afSPeter Tyser #define MMAP_FBCS (CONFIG_SYS_MBAR + 0x00008000) 17819833afSPeter Tyser #define MMAP_CAN (CONFIG_SYS_MBAR + 0x00020000) 18819833afSPeter Tyser #define MMAP_RTC (CONFIG_SYS_MBAR + 0x0003C000) 19819833afSPeter Tyser #define MMAP_SCM2 (CONFIG_SYS_MBAR + 0x00040010) 20819833afSPeter Tyser #define MMAP_SCM3 (CONFIG_SYS_MBAR + 0x00040070) 21819833afSPeter Tyser #define MMAP_EDMA (CONFIG_SYS_MBAR + 0x00044000) 22819833afSPeter Tyser #define MMAP_INTC0 (CONFIG_SYS_MBAR + 0x00048000) 23819833afSPeter Tyser #define MMAP_INTC1 (CONFIG_SYS_MBAR + 0x0004C000) 24819833afSPeter Tyser #define MMAP_IACK (CONFIG_SYS_MBAR + 0x00054000) 25819833afSPeter Tyser #define MMAP_I2C (CONFIG_SYS_MBAR + 0x00058000) 26819833afSPeter Tyser #define MMAP_DSPI (CONFIG_SYS_MBAR + 0x0005C000) 27819833afSPeter Tyser #define MMAP_UART0 (CONFIG_SYS_MBAR + 0x00060000) 28819833afSPeter Tyser #define MMAP_UART1 (CONFIG_SYS_MBAR + 0x00064000) 29819833afSPeter Tyser #define MMAP_UART2 (CONFIG_SYS_MBAR + 0x00068000) 30819833afSPeter Tyser #define MMAP_DTMR0 (CONFIG_SYS_MBAR + 0x00070000) 31819833afSPeter Tyser #define MMAP_DTMR1 (CONFIG_SYS_MBAR + 0x00074000) 32819833afSPeter Tyser #define MMAP_DTMR2 (CONFIG_SYS_MBAR + 0x00078000) 33819833afSPeter Tyser #define MMAP_DTMR3 (CONFIG_SYS_MBAR + 0x0007C000) 34819833afSPeter Tyser #define MMAP_PIT0 (CONFIG_SYS_MBAR + 0x00080000) 35819833afSPeter Tyser #define MMAP_PIT1 (CONFIG_SYS_MBAR + 0x00084000) 36819833afSPeter Tyser #define MMAP_PWM (CONFIG_SYS_MBAR + 0x00090000) 37819833afSPeter Tyser #define MMAP_EPORT (CONFIG_SYS_MBAR + 0x00094000) 38819833afSPeter Tyser #define MMAP_RCM (CONFIG_SYS_MBAR + 0x000A0000) 39819833afSPeter Tyser #define MMAP_CCM (CONFIG_SYS_MBAR + 0x000A0004) 40819833afSPeter Tyser #define MMAP_GPIO (CONFIG_SYS_MBAR + 0x000A4000) 41819833afSPeter Tyser #define MMAP_ADC (CONFIG_SYS_MBAR + 0x000A8000) 42819833afSPeter Tyser #define MMAP_LCD (CONFIG_SYS_MBAR + 0x000AC000) 43819833afSPeter Tyser #define MMAP_LCD_BGLUT (CONFIG_SYS_MBAR + 0x000AC800) 44819833afSPeter Tyser #define MMAP_LCD_GWLUT (CONFIG_SYS_MBAR + 0x000ACC00) 45819833afSPeter Tyser #define MMAP_USBHW (CONFIG_SYS_MBAR + 0x000B0000) 46819833afSPeter Tyser #define MMAP_USBCAPS (CONFIG_SYS_MBAR + 0x000B0100) 47819833afSPeter Tyser #define MMAP_USBEHCI (CONFIG_SYS_MBAR + 0x000B0140) 48819833afSPeter Tyser #define MMAP_USBOTG (CONFIG_SYS_MBAR + 0x000B01A0) 49819833afSPeter Tyser #define MMAP_SDRAM (CONFIG_SYS_MBAR + 0x000B8000) 50819833afSPeter Tyser #define MMAP_SSI (CONFIG_SYS_MBAR + 0x000BC000) 51819833afSPeter Tyser #define MMAP_PLL (CONFIG_SYS_MBAR + 0x000C0000) 52819833afSPeter Tyser 53819833afSPeter Tyser #include <asm/coldfire/crossbar.h> 54819833afSPeter Tyser #include <asm/coldfire/dspi.h> 55819833afSPeter Tyser #include <asm/coldfire/edma.h> 56819833afSPeter Tyser #include <asm/coldfire/eport.h> 57819833afSPeter Tyser #include <asm/coldfire/flexbus.h> 58819833afSPeter Tyser #include <asm/coldfire/flexcan.h> 59819833afSPeter Tyser #include <asm/coldfire/intctrl.h> 60819833afSPeter Tyser #include <asm/coldfire/lcd.h> 61819833afSPeter Tyser #include <asm/coldfire/pwm.h> 62819833afSPeter Tyser #include <asm/coldfire/ssi.h> 63819833afSPeter Tyser 64819833afSPeter Tyser /* Reset Controller Module (RCM) */ 65819833afSPeter Tyser typedef struct rcm { 66819833afSPeter Tyser u8 rcr; 67819833afSPeter Tyser u8 rsr; 68819833afSPeter Tyser } rcm_t; 69819833afSPeter Tyser 70819833afSPeter Tyser /* Chip Configuration Module (CCM) */ 71819833afSPeter Tyser typedef struct ccm { 72819833afSPeter Tyser u16 ccr; /* Chip Configuration (Rd-only) */ 73819833afSPeter Tyser u16 resv1; 74819833afSPeter Tyser u16 rcon; /* Reset Configuration (Rd-only) */ 75819833afSPeter Tyser u16 cir; /* Chip Identification (Rd-only) */ 76819833afSPeter Tyser u32 resv2; 77819833afSPeter Tyser u16 misccr; /* Miscellaneous Control */ 78819833afSPeter Tyser u16 cdr; /* Clock Divider */ 79819833afSPeter Tyser u16 uocsr; /* USB On-the-Go Controller Status */ 80819833afSPeter Tyser u16 resv4; 81819833afSPeter Tyser u16 sbfsr; /* Serial Boot Status */ 82819833afSPeter Tyser u16 sbfcr; /* Serial Boot Control */ 83819833afSPeter Tyser } ccm_t; 84819833afSPeter Tyser 85819833afSPeter Tyser typedef struct canex_ctrl { 86819833afSPeter Tyser can_msg_t msg[16]; /* 0x00 Message Buffer 0-15 */ 87819833afSPeter Tyser u32 res0[0x700]; /* 0x100 */ 88819833afSPeter Tyser can_msg_t rxim[16]; /* 0x800 Rx Individual Mask 0-15 */ 89819833afSPeter Tyser } canex_t; 90819833afSPeter Tyser 91819833afSPeter Tyser /* General Purpose I/O Module (GPIO) */ 92819833afSPeter Tyser typedef struct gpio { 93819833afSPeter Tyser /* Port Output Data Registers */ 94819833afSPeter Tyser u8 podr_be; /* 0x00 */ 95819833afSPeter Tyser u8 podr_cs; /* 0x01 */ 96819833afSPeter Tyser u8 podr_fbctl; /* 0x02 */ 97819833afSPeter Tyser u8 podr_i2c; /* 0x03 */ 98819833afSPeter Tyser u8 rsvd1; /* 0x04 */ 99819833afSPeter Tyser u8 podr_uart; /* 0x05 */ 100819833afSPeter Tyser u8 podr_dspi; /* 0x06 */ 101819833afSPeter Tyser u8 podr_timer; /* 0x07 */ 102819833afSPeter Tyser u8 podr_lcdctl; /* 0x08 */ 103819833afSPeter Tyser u8 podr_lcddatah; /* 0x09 */ 104819833afSPeter Tyser u8 podr_lcddatam; /* 0x0A */ 105819833afSPeter Tyser u8 podr_lcddatal; /* 0x0B */ 106819833afSPeter Tyser 107819833afSPeter Tyser /* Port Data Direction Registers */ 108819833afSPeter Tyser u8 pddr_be; /* 0x0C */ 109819833afSPeter Tyser u8 pddr_cs; /* 0x0D */ 110819833afSPeter Tyser u8 pddr_fbctl; /* 0x0E */ 111819833afSPeter Tyser u8 pddr_i2c; /* 0x0F */ 112819833afSPeter Tyser u8 rsvd2; /* 0x10 */ 113819833afSPeter Tyser u8 pddr_uart; /* 0x11 */ 114819833afSPeter Tyser u8 pddr_dspi; /* 0x12 */ 115819833afSPeter Tyser u8 pddr_timer; /* 0x13 */ 116819833afSPeter Tyser u8 pddr_lcdctl; /* 0x14 */ 117819833afSPeter Tyser u8 pddr_lcddatah; /* 0x15 */ 118819833afSPeter Tyser u8 pddr_lcddatam; /* 0x16 */ 119819833afSPeter Tyser u8 pddr_lcddatal; /* 0x17 */ 120819833afSPeter Tyser 121819833afSPeter Tyser /* Port Pin Data/Set Data Registers */ 122819833afSPeter Tyser u8 ppdsdr_be; /* 0x18 */ 123819833afSPeter Tyser u8 ppdsdr_cs; /* 0x19 */ 124819833afSPeter Tyser u8 ppdsdr_fbctl; /* 0x1A */ 125819833afSPeter Tyser u8 ppdsdr_i2c; /* 0x1B */ 126819833afSPeter Tyser u8 rsvd3; /* 0x1C */ 127819833afSPeter Tyser u8 ppdsdr_uart; /* 0x1D */ 128819833afSPeter Tyser u8 ppdsdr_dspi; /* 0x1E */ 129819833afSPeter Tyser u8 ppdsdr_timer; /* 0x1F */ 130819833afSPeter Tyser u8 ppdsdr_lcdctl; /* 0x20 */ 131819833afSPeter Tyser u8 ppdsdr_lcddatah; /* 0x21 */ 132819833afSPeter Tyser u8 ppdsdr_lcddatam; /* 0x22 */ 133819833afSPeter Tyser u8 ppdsdr_lcddatal; /* 0x23 */ 134819833afSPeter Tyser 135819833afSPeter Tyser /* Port Clear Output Data Registers */ 136819833afSPeter Tyser u8 pclrr_be; /* 0x24 */ 137819833afSPeter Tyser u8 pclrr_cs; /* 0x25 */ 138819833afSPeter Tyser u8 pclrr_fbctl; /* 0x26 */ 139819833afSPeter Tyser u8 pclrr_i2c; /* 0x27 */ 140819833afSPeter Tyser u8 rsvd4; /* 0x28 */ 141819833afSPeter Tyser u8 pclrr_uart; /* 0x29 */ 142819833afSPeter Tyser u8 pclrr_dspi; /* 0x2A */ 143819833afSPeter Tyser u8 pclrr_timer; /* 0x2B */ 144819833afSPeter Tyser u8 pclrr_lcdctl; /* 0x2C */ 145819833afSPeter Tyser u8 pclrr_lcddatah; /* 0x2D */ 146819833afSPeter Tyser u8 pclrr_lcddatam; /* 0x2E */ 147819833afSPeter Tyser u8 pclrr_lcddatal; /* 0x2F */ 148819833afSPeter Tyser 149819833afSPeter Tyser /* Pin Assignment Registers */ 150819833afSPeter Tyser u8 par_be; /* 0x30 */ 151819833afSPeter Tyser u8 par_cs; /* 0x31 */ 152819833afSPeter Tyser u8 par_fbctl; /* 0x32 */ 153819833afSPeter Tyser u8 par_i2c; /* 0x33 */ 154819833afSPeter Tyser u16 par_uart; /* 0x34 */ 155819833afSPeter Tyser u8 par_dspi; /* 0x36 */ 156819833afSPeter Tyser u8 par_timer; /* 0x37 */ 157819833afSPeter Tyser u8 par_lcdctl; /* 0x38 */ 158819833afSPeter Tyser u8 par_irq; /* 0x39 */ 159819833afSPeter Tyser u16 rsvd6; /* 0x3A - 0x3B */ 160819833afSPeter Tyser u32 par_lcdh; /* 0x3C */ 161819833afSPeter Tyser u32 par_lcdl; /* 0x40 */ 162819833afSPeter Tyser 163819833afSPeter Tyser /* Mode select control registers */ 164819833afSPeter Tyser u8 mscr_fb; /* 0x44 */ 165819833afSPeter Tyser u8 mscr_sdram; /* 0x45 */ 166819833afSPeter Tyser 167819833afSPeter Tyser u16 rsvd7; /* 0x46 - 0x47 */ 168819833afSPeter Tyser u8 dscr_dspi; /* 0x48 */ 169819833afSPeter Tyser u8 dscr_timer; /* 0x49 */ 170819833afSPeter Tyser u8 dscr_i2c; /* 0x4A */ 171819833afSPeter Tyser u8 dscr_lcd; /* 0x4B */ 172819833afSPeter Tyser u8 dscr_debug; /* 0x4C */ 173819833afSPeter Tyser u8 dscr_clkrst; /* 0x4D */ 174819833afSPeter Tyser u8 dscr_irq; /* 0x4E */ 175819833afSPeter Tyser u8 dscr_uart; /* 0x4F */ 176819833afSPeter Tyser } gpio_t; 177819833afSPeter Tyser 178819833afSPeter Tyser /* SDRAM Controller (SDRAMC) */ 179819833afSPeter Tyser typedef struct sdramc { 180819833afSPeter Tyser u32 sdmr; /* Mode/Extended Mode */ 181819833afSPeter Tyser u32 sdcr; /* Control */ 182819833afSPeter Tyser u32 sdcfg1; /* Configuration 1 */ 183819833afSPeter Tyser u32 sdcfg2; /* Chip Select */ 184819833afSPeter Tyser u8 resv0[0x100]; 185819833afSPeter Tyser u32 sdcs0; /* Mode/Extended Mode */ 186819833afSPeter Tyser u32 sdcs1; /* Mode/Extended Mode */ 187819833afSPeter Tyser } sdramc_t; 188819833afSPeter Tyser 189819833afSPeter Tyser /* Phase Locked Loop (PLL) */ 190819833afSPeter Tyser typedef struct pll { 191819833afSPeter Tyser u32 pcr; /* PLL Control */ 192819833afSPeter Tyser u32 psr; /* PLL Status */ 193819833afSPeter Tyser } pll_t; 194819833afSPeter Tyser 195819833afSPeter Tyser /* System Control Module register */ 196819833afSPeter Tyser typedef struct scm1 { 197819833afSPeter Tyser u32 mpr; /* 0x00 Master Privilege */ 198819833afSPeter Tyser u32 rsvd1[7]; 199819833afSPeter Tyser u32 pacra; /* 0x20 */ 200819833afSPeter Tyser u32 pacrb; /* 0x24 */ 201819833afSPeter Tyser u32 pacrc; /* 0x28 */ 202819833afSPeter Tyser u32 pacrd; /* 0x2C */ 203819833afSPeter Tyser u32 rsvd2[4]; 204819833afSPeter Tyser u32 pacre; /* 0x40 */ 205819833afSPeter Tyser u32 pacrf; /* 0x44 */ 206819833afSPeter Tyser u32 pacrg; /* 0x48 */ 207819833afSPeter Tyser u32 rsvd3; 208819833afSPeter Tyser u32 pacri; /* 0x50 */ 209819833afSPeter Tyser } scm1_t; 210819833afSPeter Tyser 211819833afSPeter Tyser typedef struct scm2_ctrl { 212819833afSPeter Tyser u8 res1[3]; /* 0x00 - 0x02 */ 213819833afSPeter Tyser u8 wcr; /* 0x03 wakeup control */ 214819833afSPeter Tyser u16 res2; /* 0x04 - 0x05 */ 215819833afSPeter Tyser u16 cwcr; /* 0x06 Core Watchdog Control */ 216819833afSPeter Tyser u8 res3[3]; /* 0x08 - 0x0A */ 217819833afSPeter Tyser u8 cwsr; /* 0x0B Core Watchdog Service */ 218819833afSPeter Tyser u8 res4[2]; /* 0x0C - 0x0D */ 219819833afSPeter Tyser u8 scmisr; /* 0x0F Interrupt Status */ 220819833afSPeter Tyser u32 res5; /* 0x20 */ 221819833afSPeter Tyser u32 bcr; /* 0x24 Burst Configuration */ 222819833afSPeter Tyser } scm2_t; 223819833afSPeter Tyser 224819833afSPeter Tyser typedef struct scm3_ctrl { 225819833afSPeter Tyser u32 cfadr; /* 0x00 Core Fault Address */ 226819833afSPeter Tyser u8 res7; /* 0x04 */ 227819833afSPeter Tyser u8 cfier; /* 0x05 Core Fault Interrupt Enable */ 228819833afSPeter Tyser u8 cfloc; /* 0x06 Core Fault Location */ 229819833afSPeter Tyser u8 cfatr; /* 0x07 Core Fault Attributes */ 230819833afSPeter Tyser u32 cfdtr; /* 0x08 Core Fault Data */ 231819833afSPeter Tyser } scm3_t; 232819833afSPeter Tyser 233819833afSPeter Tyser typedef struct rtcex { 234819833afSPeter Tyser u32 rsvd1[3]; 235819833afSPeter Tyser u32 gocu; 236819833afSPeter Tyser u32 gocl; 237819833afSPeter Tyser } rtcex_t; 238819833afSPeter Tyser #endif /* __IMMAP_5227X__ */ 239