1819833afSPeter Tyser /* 2819833afSPeter Tyser * Symmetric Key Hardware Accelerator Memory Map 3819833afSPeter Tyser * 4819833afSPeter Tyser * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 5819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6819833afSPeter Tyser * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8819833afSPeter Tyser */ 9819833afSPeter Tyser 10819833afSPeter Tyser #ifndef __SKHA_H__ 11819833afSPeter Tyser #define __SKHA_H__ 12819833afSPeter Tyser 13819833afSPeter Tyser typedef struct skha_ctrl { 14819833afSPeter Tyser u32 mr; /* 0x00 Mode */ 15819833afSPeter Tyser u32 cr; /* 0x04 Control */ 16819833afSPeter Tyser u32 cmr; /* 0x08 Command */ 17819833afSPeter Tyser u32 sr; /* 0x0C Status */ 18819833afSPeter Tyser u32 esr; /* 0x10 Error Status */ 19819833afSPeter Tyser u32 emr; /* 0x14 Error Status Mask Register) */ 20819833afSPeter Tyser u32 ksr; /* 0x18 Key Size */ 21819833afSPeter Tyser u32 dsr; /* 0x1C Data Size */ 22819833afSPeter Tyser u32 in; /* 0x20 Input FIFO */ 23819833afSPeter Tyser u32 out; /* 0x24 Output FIFO */ 24819833afSPeter Tyser u32 res1[2]; /* 0x28 - 0x2F */ 25819833afSPeter Tyser u32 kdr1; /* 0x30 Key Data 1 */ 26819833afSPeter Tyser u32 kdr2; /* 0x34 Key Data 2 */ 27819833afSPeter Tyser u32 kdr3; /* 0x38 Key Data 3 */ 28819833afSPeter Tyser u32 kdr4; /* 0x3C Key Data 4 */ 29819833afSPeter Tyser u32 kdr5; /* 0x40 Key Data 5 */ 30819833afSPeter Tyser u32 kdr6; /* 0x44 Key Data 6 */ 31819833afSPeter Tyser u32 res2[10]; /* 0x48 - 0x6F */ 32819833afSPeter Tyser u32 c1; /* 0x70 Context 1 */ 33819833afSPeter Tyser u32 c2; /* 0x74 Context 2 */ 34819833afSPeter Tyser u32 c3; /* 0x78 Context 3 */ 35819833afSPeter Tyser u32 c4; /* 0x7C Context 4 */ 36819833afSPeter Tyser u32 c5; /* 0x80 Context 5 */ 37819833afSPeter Tyser u32 c6; /* 0x84 Context 6 */ 38819833afSPeter Tyser u32 c7; /* 0x88 Context 7 */ 39819833afSPeter Tyser u32 c8; /* 0x8C Context 8 */ 40819833afSPeter Tyser u32 c9; /* 0x90 Context 9 */ 41819833afSPeter Tyser u32 c10; /* 0x94 Context 10 */ 42819833afSPeter Tyser u32 c11; /* 0x98 Context 11 */ 43819833afSPeter Tyser u32 c12; /* 0x9C Context 12 - 5235, 5271, 5272 */ 44819833afSPeter Tyser } skha_t; 45819833afSPeter Tyser 46819833afSPeter Tyser #ifdef CONFIG_MCF532x 47819833afSPeter Tyser #define SKHA_MODE_CTRM(x) (((x) & 0x0F) << 9) 48819833afSPeter Tyser #define SKHA_MODE_CTRM_MASK (0xFFFFE1FF) 49819833afSPeter Tyser #define SKHA_MODE_DKP (0x00000100) 50819833afSPeter Tyser #else 51819833afSPeter Tyser #define SKHA_MODE_CTRM(x) (((x) & 0x0F) << 8) 52819833afSPeter Tyser #define SKHA_MODE_CTRM_MASK (0xFFFFF0FF) 53819833afSPeter Tyser #define SKHA_MODE_DKP (0x00000080) 54819833afSPeter Tyser #endif 55819833afSPeter Tyser #define SKHA_MODE_CM(x) (((x) & 0x03) << 3) 56819833afSPeter Tyser #define SKHA_MODE_CM_MASK (0xFFFFFFE7) 57819833afSPeter Tyser #define SKHA_MODE_DIR (0x00000004) 58819833afSPeter Tyser #define SKHA_MODE_ALG(x) ((x) & 0x03) 59819833afSPeter Tyser #define SKHA_MODE_ALG_MASK (0xFFFFFFFC) 60819833afSPeter Tyser 61819833afSPeter Tyser #define SHKA_CR_ODMAL(x) (((x) & 0x3F) << 24) 62819833afSPeter Tyser #define SHKA_CR_ODMAL_MASK (0xC0FFFFFF) 63819833afSPeter Tyser #define SHKA_CR_IDMAL(x) (((x) & 0x3F) << 16) 64819833afSPeter Tyser #define SHKA_CR_IDMAL_MASK (0xFFC0FFFF) 65819833afSPeter Tyser #define SHKA_CR_END (0x00000008) 66819833afSPeter Tyser #define SHKA_CR_ODMA (0x00000004) 67819833afSPeter Tyser #define SHKA_CR_IDMA (0x00000002) 68819833afSPeter Tyser #define SKHA_CR_IE (0x00000001) 69819833afSPeter Tyser 70819833afSPeter Tyser #define SKHA_CMR_GO (0x00000008) 71819833afSPeter Tyser #define SKHA_CMR_CI (0x00000004) 72819833afSPeter Tyser #define SKHA_CMR_RI (0x00000002) 73819833afSPeter Tyser #define SKHA_CMR_SWR (0x00000001) 74819833afSPeter Tyser 75819833afSPeter Tyser #define SKHA_SR_OFL(x) (((x) & 0xFF) << 24) 76819833afSPeter Tyser #define SKHA_SR_OFL_MASK (0x00FFFFFF) 77819833afSPeter Tyser #define SKHA_SR_IFL(x) (((x) & 0xFF) << 16) 78819833afSPeter Tyser #define SKHA_SR_IFL_MASK (0xFF00FFFF) 79819833afSPeter Tyser #define SKHA_SR_AESES(x) (((x) & 0x1F) << 11) 80819833afSPeter Tyser #define SKHA_SR_AESES_MASK (0xFFFF07FF) 81819833afSPeter Tyser #define SKHA_SR_DESES(x) (((x) & 0x7) << 8) 82819833afSPeter Tyser #define SKHA_SR_DESES_MASK (0xFFFFF8FF) 83819833afSPeter Tyser #define SKHA_SR_BUSY (0x00000010) 84819833afSPeter Tyser #define SKHA_SR_RD (0x00000008) 85819833afSPeter Tyser #define SKHA_SR_ERR (0x00000004) 86819833afSPeter Tyser #define SKHA_SR_DONE (0x00000002) 87819833afSPeter Tyser #define SKHA_SR_INT (0x00000001) 88819833afSPeter Tyser 89819833afSPeter Tyser #define SHKA_ESE_DRL (0x00000800) 90819833afSPeter Tyser #define SKHA_ESR_KRE (0x00000400) 91819833afSPeter Tyser #define SKHA_ESR_KPE (0x00000200) 92819833afSPeter Tyser #define SKHA_ESR_ERE (0x00000100) 93819833afSPeter Tyser #define SKHA_ESR_RMDP (0x00000080) 94819833afSPeter Tyser #define SKHA_ESR_KSE (0x00000040) 95819833afSPeter Tyser #define SKHA_ESR_DSE (0x00000020) 96819833afSPeter Tyser #define SKHA_ESR_IME (0x00000010) 97819833afSPeter Tyser #define SKHA_ESR_NEOF (0x00000008) 98819833afSPeter Tyser #define SKHA_ESR_NEIF (0x00000004) 99819833afSPeter Tyser #define SKHA_ESR_OFU (0x00000002) 100819833afSPeter Tyser #define SKHA_ESR_IFO (0x00000001) 101819833afSPeter Tyser 102819833afSPeter Tyser #define SKHA_KSR_SZ(x) ((x) & 0x3F) 103819833afSPeter Tyser #define SKHA_KSR_SZ_MASK (0xFFFFFFC0) 104819833afSPeter Tyser 105819833afSPeter Tyser #endif /* __SKHA_H__ */ 106