1*819833afSPeter Tyser /* 2*819833afSPeter Tyser * Interrupt Controller Memory Map 3*819833afSPeter Tyser * 4*819833afSPeter Tyser * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 5*819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*819833afSPeter Tyser * 7*819833afSPeter Tyser * See file CREDITS for list of people who contributed to this 8*819833afSPeter Tyser * project. 9*819833afSPeter Tyser * 10*819833afSPeter Tyser * This program is free software; you can redistribute it and/or 11*819833afSPeter Tyser * modify it under the terms of the GNU General Public License as 12*819833afSPeter Tyser * published by the Free Software Foundation; either version 2 of 13*819833afSPeter Tyser * the License, or (at your option) any later version. 14*819833afSPeter Tyser * 15*819833afSPeter Tyser * This program is distributed in the hope that it will be useful, 16*819833afSPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*819833afSPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*819833afSPeter Tyser * GNU General Public License for more details. 19*819833afSPeter Tyser * 20*819833afSPeter Tyser * You should have received a copy of the GNU General Public License 21*819833afSPeter Tyser * along with this program; if not, write to the Free Software 22*819833afSPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*819833afSPeter Tyser * MA 02111-1307 USA 24*819833afSPeter Tyser */ 25*819833afSPeter Tyser 26*819833afSPeter Tyser #ifndef __INTCTRL_H__ 27*819833afSPeter Tyser #define __INTCTRL_H__ 28*819833afSPeter Tyser 29*819833afSPeter Tyser #if defined(CONFIG_M5235) || defined(CONFIG_M5271) || \ 30*819833afSPeter Tyser defined(CONFIG_M5275) || defined(CONFIG_M5282) || \ 31*819833afSPeter Tyser defined(CONFIG_M547x) || defined(CONFIG_M548x) 32*819833afSPeter Tyser # define CONFIG_SYS_CF_INTC_REG1 33*819833afSPeter Tyser #endif 34*819833afSPeter Tyser 35*819833afSPeter Tyser typedef struct int0_ctrl { 36*819833afSPeter Tyser /* Interrupt Controller 0 */ 37*819833afSPeter Tyser u32 iprh0; /* 0x00 Pending High */ 38*819833afSPeter Tyser u32 iprl0; /* 0x04 Pending Low */ 39*819833afSPeter Tyser u32 imrh0; /* 0x08 Mask High */ 40*819833afSPeter Tyser u32 imrl0; /* 0x0C Mask Low */ 41*819833afSPeter Tyser u32 frch0; /* 0x10 Force High */ 42*819833afSPeter Tyser u32 frcl0; /* 0x14 Force Low */ 43*819833afSPeter Tyser #if defined(CONFIG_SYS_CF_INTC_REG1) 44*819833afSPeter Tyser u8 irlr; /* 0x18 */ 45*819833afSPeter Tyser u8 iacklpr; /* 0x19 */ 46*819833afSPeter Tyser u16 res1[19]; /* 0x1a - 0x3c */ 47*819833afSPeter Tyser #else 48*819833afSPeter Tyser u16 res1; /* 0x18 - 0x19 */ 49*819833afSPeter Tyser u16 icfg0; /* 0x1A Configuration */ 50*819833afSPeter Tyser u8 simr0; /* 0x1C Set Interrupt Mask */ 51*819833afSPeter Tyser u8 cimr0; /* 0x1D Clear Interrupt Mask */ 52*819833afSPeter Tyser u8 clmask0; /* 0x1E Current Level Mask */ 53*819833afSPeter Tyser u8 slmask; /* 0x1F Saved Level Mask */ 54*819833afSPeter Tyser u32 res2[8]; /* 0x20 - 0x3F */ 55*819833afSPeter Tyser #endif 56*819833afSPeter Tyser u8 icr0[64]; /* 0x40 - 0x7F Control registers */ 57*819833afSPeter Tyser u32 res3[24]; /* 0x80 - 0xDF */ 58*819833afSPeter Tyser u8 swiack0; /* 0xE0 Software Interrupt ack */ 59*819833afSPeter Tyser u8 res4[3]; /* 0xE1 - 0xE3 */ 60*819833afSPeter Tyser u8 L1iack0; /* 0xE4 Level n interrupt ack */ 61*819833afSPeter Tyser u8 res5[3]; /* 0xE5 - 0xE7 */ 62*819833afSPeter Tyser u8 L2iack0; /* 0xE8 Level n interrupt ack */ 63*819833afSPeter Tyser u8 res6[3]; /* 0xE9 - 0xEB */ 64*819833afSPeter Tyser u8 L3iack0; /* 0xEC Level n interrupt ack */ 65*819833afSPeter Tyser u8 res7[3]; /* 0xED - 0xEF */ 66*819833afSPeter Tyser u8 L4iack0; /* 0xF0 Level n interrupt ack */ 67*819833afSPeter Tyser u8 res8[3]; /* 0xF1 - 0xF3 */ 68*819833afSPeter Tyser u8 L5iack0; /* 0xF4 Level n interrupt ack */ 69*819833afSPeter Tyser u8 res9[3]; /* 0xF5 - 0xF7 */ 70*819833afSPeter Tyser u8 L6iack0; /* 0xF8 Level n interrupt ack */ 71*819833afSPeter Tyser u8 resa[3]; /* 0xF9 - 0xFB */ 72*819833afSPeter Tyser u8 L7iack0; /* 0xFC Level n interrupt ack */ 73*819833afSPeter Tyser u8 resb[3]; /* 0xFD - 0xFF */ 74*819833afSPeter Tyser } int0_t; 75*819833afSPeter Tyser 76*819833afSPeter Tyser typedef struct int1_ctrl { 77*819833afSPeter Tyser /* Interrupt Controller 1 */ 78*819833afSPeter Tyser u32 iprh1; /* 0x00 Pending High */ 79*819833afSPeter Tyser u32 iprl1; /* 0x04 Pending Low */ 80*819833afSPeter Tyser u32 imrh1; /* 0x08 Mask High */ 81*819833afSPeter Tyser u32 imrl1; /* 0x0C Mask Low */ 82*819833afSPeter Tyser u32 frch1; /* 0x10 Force High */ 83*819833afSPeter Tyser u32 frcl1; /* 0x14 Force Low */ 84*819833afSPeter Tyser #if defined(CONFIG_SYS_CF_INTC_REG1) 85*819833afSPeter Tyser u8 irlr; /* 0x18 */ 86*819833afSPeter Tyser u8 iacklpr; /* 0x19 */ 87*819833afSPeter Tyser u16 res1[19]; /* 0x1a - 0x3c */ 88*819833afSPeter Tyser #else 89*819833afSPeter Tyser u16 res1; /* 0x18 */ 90*819833afSPeter Tyser u16 icfg1; /* 0x1A Configuration */ 91*819833afSPeter Tyser u8 simr1; /* 0x1C Set Interrupt Mask */ 92*819833afSPeter Tyser u8 cimr1; /* 0x1D Clear Interrupt Mask */ 93*819833afSPeter Tyser u16 res2; /* 0x1E - 0x1F */ 94*819833afSPeter Tyser u32 res3[8]; /* 0x20 - 0x3F */ 95*819833afSPeter Tyser #endif 96*819833afSPeter Tyser u8 icr1[64]; /* 0x40 - 0x7F */ 97*819833afSPeter Tyser u32 res4[24]; /* 0x80 - 0xDF */ 98*819833afSPeter Tyser u8 swiack1; /* 0xE0 Software Interrupt ack */ 99*819833afSPeter Tyser u8 res5[3]; /* 0xE1 - 0xE3 */ 100*819833afSPeter Tyser u8 L1iack1; /* 0xE4 Level n interrupt ack */ 101*819833afSPeter Tyser u8 res6[3]; /* 0xE5 - 0xE7 */ 102*819833afSPeter Tyser u8 L2iack1; /* 0xE8 Level n interrupt ack */ 103*819833afSPeter Tyser u8 res7[3]; /* 0xE9 - 0xEB */ 104*819833afSPeter Tyser u8 L3iack1; /* 0xEC Level n interrupt ack */ 105*819833afSPeter Tyser u8 res8[3]; /* 0xED - 0xEF */ 106*819833afSPeter Tyser u8 L4iack1; /* 0xF0 Level n interrupt ack */ 107*819833afSPeter Tyser u8 res9[3]; /* 0xF1 - 0xF3 */ 108*819833afSPeter Tyser u8 L5iack1; /* 0xF4 Level n interrupt ack */ 109*819833afSPeter Tyser u8 resa[3]; /* 0xF5 - 0xF7 */ 110*819833afSPeter Tyser u8 L6iack1; /* 0xF8 Level n interrupt ack */ 111*819833afSPeter Tyser u8 resb[3]; /* 0xF9 - 0xFB */ 112*819833afSPeter Tyser u8 L7iack1; /* 0xFC Level n interrupt ack */ 113*819833afSPeter Tyser u8 resc[3]; /* 0xFD - 0xFF */ 114*819833afSPeter Tyser } int1_t; 115*819833afSPeter Tyser 116*819833afSPeter Tyser typedef struct intgack_ctrl1 { 117*819833afSPeter Tyser /* Global IACK Registers */ 118*819833afSPeter Tyser u8 swiack; /* 0x00 Global Software Interrupt ack */ 119*819833afSPeter Tyser u8 res0[0x3]; 120*819833afSPeter Tyser u8 gl1iack; /* 0x04 */ 121*819833afSPeter Tyser u8 resv1[0x3]; 122*819833afSPeter Tyser u8 gl2iack; /* 0x08 */ 123*819833afSPeter Tyser u8 res2[0x3]; 124*819833afSPeter Tyser u8 gl3iack; /* 0x0C */ 125*819833afSPeter Tyser u8 res3[0x3]; 126*819833afSPeter Tyser u8 gl4iack; /* 0x10 */ 127*819833afSPeter Tyser u8 res4[0x3]; 128*819833afSPeter Tyser u8 gl5iack; /* 0x14 */ 129*819833afSPeter Tyser u8 res5[0x3]; 130*819833afSPeter Tyser u8 gl6iack; /* 0x18 */ 131*819833afSPeter Tyser u8 res6[0x3]; 132*819833afSPeter Tyser u8 gl7iack; /* 0x1C */ 133*819833afSPeter Tyser u8 res7[0x3]; 134*819833afSPeter Tyser } intgack_t; 135*819833afSPeter Tyser 136*819833afSPeter Tyser #define INTC_IPRH_INT63 (0x80000000) 137*819833afSPeter Tyser #define INTC_IPRH_INT62 (0x40000000) 138*819833afSPeter Tyser #define INTC_IPRH_INT61 (0x20000000) 139*819833afSPeter Tyser #define INTC_IPRH_INT60 (0x10000000) 140*819833afSPeter Tyser #define INTC_IPRH_INT59 (0x08000000) 141*819833afSPeter Tyser #define INTC_IPRH_INT58 (0x04000000) 142*819833afSPeter Tyser #define INTC_IPRH_INT57 (0x02000000) 143*819833afSPeter Tyser #define INTC_IPRH_INT56 (0x01000000) 144*819833afSPeter Tyser #define INTC_IPRH_INT55 (0x00800000) 145*819833afSPeter Tyser #define INTC_IPRH_INT54 (0x00400000) 146*819833afSPeter Tyser #define INTC_IPRH_INT53 (0x00200000) 147*819833afSPeter Tyser #define INTC_IPRH_INT52 (0x00100000) 148*819833afSPeter Tyser #define INTC_IPRH_INT51 (0x00080000) 149*819833afSPeter Tyser #define INTC_IPRH_INT50 (0x00040000) 150*819833afSPeter Tyser #define INTC_IPRH_INT49 (0x00020000) 151*819833afSPeter Tyser #define INTC_IPRH_INT48 (0x00010000) 152*819833afSPeter Tyser #define INTC_IPRH_INT47 (0x00008000) 153*819833afSPeter Tyser #define INTC_IPRH_INT46 (0x00004000) 154*819833afSPeter Tyser #define INTC_IPRH_INT45 (0x00002000) 155*819833afSPeter Tyser #define INTC_IPRH_INT44 (0x00001000) 156*819833afSPeter Tyser #define INTC_IPRH_INT43 (0x00000800) 157*819833afSPeter Tyser #define INTC_IPRH_INT42 (0x00000400) 158*819833afSPeter Tyser #define INTC_IPRH_INT41 (0x00000200) 159*819833afSPeter Tyser #define INTC_IPRH_INT40 (0x00000100) 160*819833afSPeter Tyser #define INTC_IPRH_INT39 (0x00000080) 161*819833afSPeter Tyser #define INTC_IPRH_INT38 (0x00000040) 162*819833afSPeter Tyser #define INTC_IPRH_INT37 (0x00000020) 163*819833afSPeter Tyser #define INTC_IPRH_INT36 (0x00000010) 164*819833afSPeter Tyser #define INTC_IPRH_INT35 (0x00000008) 165*819833afSPeter Tyser #define INTC_IPRH_INT34 (0x00000004) 166*819833afSPeter Tyser #define INTC_IPRH_INT33 (0x00000002) 167*819833afSPeter Tyser #define INTC_IPRH_INT32 (0x00000001) 168*819833afSPeter Tyser 169*819833afSPeter Tyser #define INTC_IPRL_INT31 (0x80000000) 170*819833afSPeter Tyser #define INTC_IPRL_INT30 (0x40000000) 171*819833afSPeter Tyser #define INTC_IPRL_INT29 (0x20000000) 172*819833afSPeter Tyser #define INTC_IPRL_INT28 (0x10000000) 173*819833afSPeter Tyser #define INTC_IPRL_INT27 (0x08000000) 174*819833afSPeter Tyser #define INTC_IPRL_INT26 (0x04000000) 175*819833afSPeter Tyser #define INTC_IPRL_INT25 (0x02000000) 176*819833afSPeter Tyser #define INTC_IPRL_INT24 (0x01000000) 177*819833afSPeter Tyser #define INTC_IPRL_INT23 (0x00800000) 178*819833afSPeter Tyser #define INTC_IPRL_INT22 (0x00400000) 179*819833afSPeter Tyser #define INTC_IPRL_INT21 (0x00200000) 180*819833afSPeter Tyser #define INTC_IPRL_INT20 (0x00100000) 181*819833afSPeter Tyser #define INTC_IPRL_INT19 (0x00080000) 182*819833afSPeter Tyser #define INTC_IPRL_INT18 (0x00040000) 183*819833afSPeter Tyser #define INTC_IPRL_INT17 (0x00020000) 184*819833afSPeter Tyser #define INTC_IPRL_INT16 (0x00010000) 185*819833afSPeter Tyser #define INTC_IPRL_INT15 (0x00008000) 186*819833afSPeter Tyser #define INTC_IPRL_INT14 (0x00004000) 187*819833afSPeter Tyser #define INTC_IPRL_INT13 (0x00002000) 188*819833afSPeter Tyser #define INTC_IPRL_INT12 (0x00001000) 189*819833afSPeter Tyser #define INTC_IPRL_INT11 (0x00000800) 190*819833afSPeter Tyser #define INTC_IPRL_INT10 (0x00000400) 191*819833afSPeter Tyser #define INTC_IPRL_INT9 (0x00000200) 192*819833afSPeter Tyser #define INTC_IPRL_INT8 (0x00000100) 193*819833afSPeter Tyser #define INTC_IPRL_INT7 (0x00000080) 194*819833afSPeter Tyser #define INTC_IPRL_INT6 (0x00000040) 195*819833afSPeter Tyser #define INTC_IPRL_INT5 (0x00000020) 196*819833afSPeter Tyser #define INTC_IPRL_INT4 (0x00000010) 197*819833afSPeter Tyser #define INTC_IPRL_INT3 (0x00000008) 198*819833afSPeter Tyser #define INTC_IPRL_INT2 (0x00000004) 199*819833afSPeter Tyser #define INTC_IPRL_INT1 (0x00000002) 200*819833afSPeter Tyser #define INTC_IPRL_INT0 (0x00000001) 201*819833afSPeter Tyser 202*819833afSPeter Tyser #define INTC_IMRLn_MASKALL (0x00000001) 203*819833afSPeter Tyser 204*819833afSPeter Tyser #define INTC_IRLR(x) (((x) & 0x7F) << 1) 205*819833afSPeter Tyser #define INTC_IRLR_MASK (0x01) 206*819833afSPeter Tyser 207*819833afSPeter Tyser #define INTC_IACKLPR_LVL(x) (((x) & 0x07) << 4) 208*819833afSPeter Tyser #define INTC_IACKLPR_LVL_MASK (0x8F) 209*819833afSPeter Tyser #define INTC_IACKLPR_PRI(x) ((x) & 0x0F) 210*819833afSPeter Tyser #define INTC_IACKLPR_PRI_MASK (0xF0) 211*819833afSPeter Tyser 212*819833afSPeter Tyser #if defined(CONFIG_SYS_CF_INTC_REG1) 213*819833afSPeter Tyser #define INTC_ICR_IL(x) (((x) & 0x07) << 3) 214*819833afSPeter Tyser #define INTC_ICR_IL_MASK (0xC7) 215*819833afSPeter Tyser #define INTC_ICR_IP(x) ((x) & 0x07) 216*819833afSPeter Tyser #define INTC_ICR_IP_MASK (0xF8) 217*819833afSPeter Tyser #else 218*819833afSPeter Tyser #define INTC_ICR_IL(x) ((x) & 0x07) 219*819833afSPeter Tyser #define INTC_ICR_IL_MASK (0xF8) 220*819833afSPeter Tyser #endif 221*819833afSPeter Tyser 222*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI_MASK (0x01FF) 223*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI7 (0x8000) 224*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI6 (0x4000) 225*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI5 (0x2000) 226*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI4 (0x1000) 227*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI3 (0x0800) 228*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI2 (0x0400) 229*819833afSPeter Tyser #define INTC_ICONFIG_ELVLPRI1 (0x0200) 230*819833afSPeter Tyser #define INTC_ICONFIG_EMASK (0x0020) 231*819833afSPeter Tyser 232*819833afSPeter Tyser #define INTC_SIMR_ALL (0x40) 233*819833afSPeter Tyser #define INTC_SIMR(x) ((x) & 0x3F) 234*819833afSPeter Tyser #define INTC_SIMR_MASK (0x80) 235*819833afSPeter Tyser 236*819833afSPeter Tyser #define INTC_CIMR_ALL (0x40) 237*819833afSPeter Tyser #define INTC_CIMR(x) ((x) & 0x3F) 238*819833afSPeter Tyser #define INTC_CIMR_MASK (0x80) 239*819833afSPeter Tyser 240*819833afSPeter Tyser #define INTC_CLMASK(x) ((x) & 0x0F) 241*819833afSPeter Tyser #define INTC_CLMASK_MASK (0xF0) 242*819833afSPeter Tyser 243*819833afSPeter Tyser #define INTC_SLMASK(x) ((x) & 0x0F) 244*819833afSPeter Tyser #define INTC_SLMASK_MASK (0xF0) 245*819833afSPeter Tyser 246*819833afSPeter Tyser #endif /* __INTCTRL_H__ */ 247