1819833afSPeter Tyser /* 2819833afSPeter Tyser * MCF5227x Internal Memory Map 3819833afSPeter Tyser * 4819833afSPeter Tyser * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6819833afSPeter Tyser * 7*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8819833afSPeter Tyser */ 9819833afSPeter Tyser 10819833afSPeter Tyser #ifndef __DSPI_H__ 11819833afSPeter Tyser #define __DSPI_H__ 12819833afSPeter Tyser 13819833afSPeter Tyser /* DMA Serial Peripheral Interface (DSPI) */ 14819833afSPeter Tyser typedef struct dspi { 15819833afSPeter Tyser u32 mcr; /* 0x00 */ 16819833afSPeter Tyser u32 resv0; /* 0x04 */ 17819833afSPeter Tyser u32 tcr; /* 0x08 */ 18819833afSPeter Tyser u32 ctar[8]; /* 0x0C - 0x28 */ 19819833afSPeter Tyser u32 sr; /* 0x2C */ 20819833afSPeter Tyser u32 irsr; /* 0x30 */ 21819833afSPeter Tyser u32 tfr; /* 0x34 - PUSHR */ 22819833afSPeter Tyser u16 resv1; /* 0x38 */ 23819833afSPeter Tyser u16 rfr; /* 0x3A - POPR */ 24819833afSPeter Tyser #ifdef CONFIG_MCF547x_8x 25819833afSPeter Tyser u32 tfdr[4]; /* 0x3C */ 26819833afSPeter Tyser u8 resv2[0x30]; /* 0x40 */ 27819833afSPeter Tyser u32 rfdr[4]; /* 0x7C */ 28819833afSPeter Tyser #else 29819833afSPeter Tyser u32 tfdr[16]; /* 0x3C */ 30819833afSPeter Tyser u32 rfdr[16]; /* 0x7C */ 31819833afSPeter Tyser #endif 32819833afSPeter Tyser } dspi_t; 33819833afSPeter Tyser 34819833afSPeter Tyser /* Module configuration */ 35819833afSPeter Tyser #define DSPI_MCR_MSTR (0x80000000) 36819833afSPeter Tyser #define DSPI_MCR_CSCK (0x40000000) 37819833afSPeter Tyser #define DSPI_MCR_DCONF(x) (((x)&0x03)<<28) 38819833afSPeter Tyser #define DSPI_MCR_FRZ (0x08000000) 39819833afSPeter Tyser #define DSPI_MCR_MTFE (0x04000000) 40819833afSPeter Tyser #define DSPI_MCR_PCSSE (0x02000000) 41819833afSPeter Tyser #define DSPI_MCR_ROOE (0x01000000) 42819833afSPeter Tyser #define DSPI_MCR_CSIS7 (0x00800000) 43819833afSPeter Tyser #define DSPI_MCR_CSIS6 (0x00400000) 44819833afSPeter Tyser #define DSPI_MCR_CSIS5 (0x00200000) 45819833afSPeter Tyser #define DSPI_MCR_CSIS4 (0x00100000) 46819833afSPeter Tyser #define DSPI_MCR_CSIS3 (0x00080000) 47819833afSPeter Tyser #define DSPI_MCR_CSIS2 (0x00040000) 48819833afSPeter Tyser #define DSPI_MCR_CSIS1 (0x00020000) 49819833afSPeter Tyser #define DSPI_MCR_CSIS0 (0x00010000) 50819833afSPeter Tyser #define DSPI_MCR_MDIS (0x00004000) 51819833afSPeter Tyser #define DSPI_MCR_DTXF (0x00002000) 52819833afSPeter Tyser #define DSPI_MCR_DRXF (0x00001000) 53819833afSPeter Tyser #define DSPI_MCR_CTXF (0x00000800) 54819833afSPeter Tyser #define DSPI_MCR_CRXF (0x00000400) 55819833afSPeter Tyser #define DSPI_MCR_SMPL_PT(x) (((x)&0x03)<<8) 56819833afSPeter Tyser #define DSPI_MCR_HALT (0x00000001) 57819833afSPeter Tyser 58819833afSPeter Tyser /* Transfer count */ 59819833afSPeter Tyser #define DSPI_TCR_SPI_TCNT(x) (((x)&0x0000FFFF)<<16) 60819833afSPeter Tyser 61819833afSPeter Tyser /* Clock and transfer attributes */ 62819833afSPeter Tyser #define DSPI_CTAR_DBR (0x80000000) 63819833afSPeter Tyser #define DSPI_CTAR_TRSZ(x) (((x)&0x0F)<<27) 64819833afSPeter Tyser #define DSPI_CTAR_CPOL (0x04000000) 65819833afSPeter Tyser #define DSPI_CTAR_CPHA (0x02000000) 66819833afSPeter Tyser #define DSPI_CTAR_LSBFE (0x01000000) 67819833afSPeter Tyser #define DSPI_CTAR_PCSSCK(x) (((x)&0x03)<<22) 68819833afSPeter Tyser #define DSPI_CTAR_PCSSCK_7CLK (0x00A00000) 69819833afSPeter Tyser #define DSPI_CTAR_PCSSCK_5CLK (0x00800000) 70819833afSPeter Tyser #define DSPI_CTAR_PCSSCK_3CLK (0x00400000) 71819833afSPeter Tyser #define DSPI_CTAR_PCSSCK_1CLK (0x00000000) 72819833afSPeter Tyser #define DSPI_CTAR_PASC(x) (((x)&0x03)<<20) 73819833afSPeter Tyser #define DSPI_CTAR_PASC_7CLK (0x00300000) 74819833afSPeter Tyser #define DSPI_CTAR_PASC_5CLK (0x00200000) 75819833afSPeter Tyser #define DSPI_CTAR_PASC_3CLK (0x00100000) 76819833afSPeter Tyser #define DSPI_CTAR_PASC_1CLK (0x00000000) 77819833afSPeter Tyser #define DSPI_CTAR_PDT(x) (((x)&0x03)<<18) 78819833afSPeter Tyser #define DSPI_CTAR_PDT_7CLK (0x000A0000) 79819833afSPeter Tyser #define DSPI_CTAR_PDT_5CLK (0x00080000) 80819833afSPeter Tyser #define DSPI_CTAR_PDT_3CLK (0x00040000) 81819833afSPeter Tyser #define DSPI_CTAR_PDT_1CLK (0x00000000) 82819833afSPeter Tyser #define DSPI_CTAR_PBR(x) (((x)&0x03)<<16) 83819833afSPeter Tyser #define DSPI_CTAR_PBR_7CLK (0x00030000) 84819833afSPeter Tyser #define DSPI_CTAR_PBR_5CLK (0x00020000) 85819833afSPeter Tyser #define DSPI_CTAR_PBR_3CLK (0x00010000) 86819833afSPeter Tyser #define DSPI_CTAR_PBR_1CLK (0x00000000) 87819833afSPeter Tyser #define DSPI_CTAR_CSSCK(x) (((x)&0x0F)<<12) 88819833afSPeter Tyser #define DSPI_CTAR_ASC(x) (((x)&0x0F)<<8) 89819833afSPeter Tyser #define DSPI_CTAR_DT(x) (((x)&0x0F)<<4) 90819833afSPeter Tyser #define DSPI_CTAR_BR(x) (((x)&0x0F)) 91819833afSPeter Tyser 92819833afSPeter Tyser /* Status */ 93819833afSPeter Tyser #define DSPI_SR_TCF (0x80000000) 94819833afSPeter Tyser #define DSPI_SR_TXRXS (0x40000000) 95819833afSPeter Tyser #define DSPI_SR_EOQF (0x10000000) 96819833afSPeter Tyser #define DSPI_SR_TFUF (0x08000000) 97819833afSPeter Tyser #define DSPI_SR_TFFF (0x02000000) 98819833afSPeter Tyser #define DSPI_SR_RFOF (0x00080000) 99819833afSPeter Tyser #define DSPI_SR_RFDF (0x00020000) 100819833afSPeter Tyser #define DSPI_SR_TXCTR(x) (((x)&0x0F)<<12) 101819833afSPeter Tyser #define DSPI_SR_TXPTR(x) (((x)&0x0F)<<8) 102819833afSPeter Tyser #define DSPI_SR_RXCTR(x) (((x)&0x0F)<<4) 103819833afSPeter Tyser #define DSPI_SR_RXPTR(x) (((x)&0x0F)) 104819833afSPeter Tyser 105819833afSPeter Tyser /* DMA/interrupt request selct and enable */ 106819833afSPeter Tyser #define DSPI_IRSR_TCFE (0x80000000) 107819833afSPeter Tyser #define DSPI_IRSR_EOQFE (0x10000000) 108819833afSPeter Tyser #define DSPI_IRSR_TFUFE (0x08000000) 109819833afSPeter Tyser #define DSPI_IRSR_TFFFE (0x02000000) 110819833afSPeter Tyser #define DSPI_IRSR_TFFFS (0x01000000) 111819833afSPeter Tyser #define DSPI_IRSR_RFOFE (0x00080000) 112819833afSPeter Tyser #define DSPI_IRSR_RFDFE (0x00020000) 113819833afSPeter Tyser #define DSPI_IRSR_RFDFS (0x00010000) 114819833afSPeter Tyser 115819833afSPeter Tyser /* Transfer control - 32-bit access */ 116819833afSPeter Tyser #define DSPI_TFR_CONT (0x80000000) 117819833afSPeter Tyser #define DSPI_TFR_CTAS(x) (((x)&0x07)<<12) 118819833afSPeter Tyser #define DSPI_TFR_EOQ (0x08000000) 119819833afSPeter Tyser #define DSPI_TFR_CTCNT (0x04000000) 120819833afSPeter Tyser #define DSPI_TFR_CS7 (0x00800000) 121819833afSPeter Tyser #define DSPI_TFR_CS6 (0x00400000) 122819833afSPeter Tyser #define DSPI_TFR_CS5 (0x00200000) 123819833afSPeter Tyser #define DSPI_TFR_CS4 (0x00100000) 124819833afSPeter Tyser #define DSPI_TFR_CS3 (0x00080000) 125819833afSPeter Tyser #define DSPI_TFR_CS2 (0x00040000) 126819833afSPeter Tyser #define DSPI_TFR_CS1 (0x00020000) 127819833afSPeter Tyser #define DSPI_TFR_CS0 (0x00010000) 128819833afSPeter Tyser 129819833afSPeter Tyser /* Transfer Fifo */ 130819833afSPeter Tyser #define DSPI_TFR_TXDATA(x) (((x)&0xFFFF)) 131819833afSPeter Tyser 132819833afSPeter Tyser /* Bit definitions and macros for DRFR */ 133819833afSPeter Tyser #define DSPI_RFR_RXDATA(x) (((x)&0xFFFF)) 134819833afSPeter Tyser 135819833afSPeter Tyser /* Bit definitions and macros for DTFDR group */ 136819833afSPeter Tyser #define DSPI_TFDR_TXDATA(x) (((x)&0x0000FFFF)) 137819833afSPeter Tyser #define DSPI_TFDR_TXCMD(x) (((x)&0x0000FFFF)<<16) 138819833afSPeter Tyser 139819833afSPeter Tyser /* Bit definitions and macros for DRFDR group */ 140819833afSPeter Tyser #define DSPI_RFDR_RXDATA(x) (((x)&0x0000FFFF)) 141819833afSPeter Tyser 142819833afSPeter Tyser #endif /* __DSPI_H__ */ 143