1a4145534SPeter Tyser /*
2a4110eecSAlison Wang * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
3a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
4a4145534SPeter Tyser *
5*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6a4145534SPeter Tyser */
7a4145534SPeter Tyser
8a4145534SPeter Tyser /*
9a4145534SPeter Tyser * PCI Configuration space access support
10a4145534SPeter Tyser */
11a4145534SPeter Tyser #include <common.h>
12a4145534SPeter Tyser #include <pci.h>
13a4145534SPeter Tyser #include <asm/io.h>
14a4145534SPeter Tyser #include <asm/immap.h>
15a4145534SPeter Tyser
16a4145534SPeter Tyser #if defined(CONFIG_PCI)
17a4145534SPeter Tyser /* System RAM mapped over PCI */
18a4145534SPeter Tyser #define CONFIG_SYS_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
19a4145534SPeter Tyser #define CONFIG_SYS_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
20a4145534SPeter Tyser #define CONFIG_SYS_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
21a4145534SPeter Tyser
22a4145534SPeter Tyser #define cfg_read(val, addr, type, op) *val = op((type)(addr));
23a4145534SPeter Tyser #define cfg_write(val, addr, type, op) op((type *)(addr), (val));
24a4145534SPeter Tyser
25a4145534SPeter Tyser #define PCI_OP(rw, size, type, op, mask) \
26a4145534SPeter Tyser int pci_##rw##_cfg_##size(struct pci_controller *hose, \
27a4145534SPeter Tyser pci_dev_t dev, int offset, type val) \
28a4145534SPeter Tyser { \
29a4145534SPeter Tyser u32 addr = 0; \
30a4145534SPeter Tyser u16 cfg_type = 0; \
31a4145534SPeter Tyser addr = ((offset & 0xfc) | cfg_type | (dev) | 0x80000000); \
32a4145534SPeter Tyser out_be32(hose->cfg_addr, addr); \
33a4145534SPeter Tyser cfg_##rw(val, hose->cfg_data + (offset & mask), type, op); \
34a4145534SPeter Tyser __asm__ __volatile__("nop"); \
35a4145534SPeter Tyser __asm__ __volatile__("nop"); \
36a4145534SPeter Tyser out_be32(hose->cfg_addr, addr & 0x7fffffff); \
37a4145534SPeter Tyser return 0; \
38a4145534SPeter Tyser }
39a4145534SPeter Tyser
40a4145534SPeter Tyser PCI_OP(read, byte, u8 *, in_8, 3)
41a4145534SPeter Tyser PCI_OP(read, word, u16 *, in_le16, 2)
42a4145534SPeter Tyser PCI_OP(write, byte, u8, out_8, 3)
43a4145534SPeter Tyser PCI_OP(write, word, u16, out_le16, 2)
44a4145534SPeter Tyser PCI_OP(write, dword, u32, out_le32, 0)
45a4145534SPeter Tyser
pci_read_cfg_dword(struct pci_controller * hose,pci_dev_t dev,int offset,u32 * val)46a4145534SPeter Tyser int pci_read_cfg_dword(struct pci_controller *hose, pci_dev_t dev,
47a4145534SPeter Tyser int offset, u32 * val)
48a4145534SPeter Tyser {
49a4145534SPeter Tyser u32 addr;
50a4145534SPeter Tyser u32 tmpv;
51a4145534SPeter Tyser u32 mask = 2; /* word access */
52a4145534SPeter Tyser /* Read lower 16 bits */
53a4145534SPeter Tyser addr = ((offset & 0xfc) | (dev) | 0x80000000);
54a4145534SPeter Tyser out_be32(hose->cfg_addr, addr);
55a4145534SPeter Tyser *val = (u32) in_le16((u16 *) (hose->cfg_data + (offset & mask)));
56a4145534SPeter Tyser __asm__ __volatile__("nop");
57a4145534SPeter Tyser out_be32(hose->cfg_addr, addr & 0x7fffffff);
58a4145534SPeter Tyser
59a4145534SPeter Tyser /* Read upper 16 bits */
60a4145534SPeter Tyser offset += 2;
61a4145534SPeter Tyser addr = ((offset & 0xfc) | 1 | (dev) | 0x80000000);
62a4145534SPeter Tyser out_be32(hose->cfg_addr, addr);
63a4145534SPeter Tyser tmpv = (u32) in_le16((u16 *) (hose->cfg_data + (offset & mask)));
64a4145534SPeter Tyser __asm__ __volatile__("nop");
65a4145534SPeter Tyser out_be32(hose->cfg_addr, addr & 0x7fffffff);
66a4145534SPeter Tyser
67a4145534SPeter Tyser /* combine results into dword value */
68a4145534SPeter Tyser *val = (tmpv << 16) | *val;
69a4145534SPeter Tyser
70a4145534SPeter Tyser return 0;
71a4145534SPeter Tyser }
72a4145534SPeter Tyser
pci_mcf547x_8x_init(struct pci_controller * hose)73a4145534SPeter Tyser void pci_mcf547x_8x_init(struct pci_controller *hose)
74a4145534SPeter Tyser {
75a4110eecSAlison Wang pci_t *pci = (pci_t *) MMAP_PCI;
76a4110eecSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO;
77a4145534SPeter Tyser
78a4145534SPeter Tyser /* Port configuration */
79a4110eecSAlison Wang out_be16(&gpio->par_pcibg,
80a4145534SPeter Tyser GPIO_PAR_PCIBG_PCIBG0(3) | GPIO_PAR_PCIBG_PCIBG1(3) |
81a4145534SPeter Tyser GPIO_PAR_PCIBG_PCIBG2(3) | GPIO_PAR_PCIBG_PCIBG3(3) |
82a4110eecSAlison Wang GPIO_PAR_PCIBG_PCIBG4(3));
83a4110eecSAlison Wang out_be16(&gpio->par_pcibr,
84a4145534SPeter Tyser GPIO_PAR_PCIBR_PCIBR0(3) | GPIO_PAR_PCIBR_PCIBR1(3) |
85a4145534SPeter Tyser GPIO_PAR_PCIBR_PCIBR2(3) | GPIO_PAR_PCIBR_PCIBR3(3) |
86a4110eecSAlison Wang GPIO_PAR_PCIBR_PCIBR4(3));
87a4145534SPeter Tyser
88a4145534SPeter Tyser /* Assert reset bit */
89a4110eecSAlison Wang setbits_be32(&pci->gscr, PCI_GSCR_PR);
90a4145534SPeter Tyser
91a4110eecSAlison Wang out_be32(&pci->tcr1, PCI_TCR1_P);
92a4145534SPeter Tyser
93a4145534SPeter Tyser /* Initiator windows */
94a4110eecSAlison Wang out_be32(&pci->iw0btar,
95a4110eecSAlison Wang CONFIG_SYS_PCI_MEM_PHYS | (CONFIG_SYS_PCI_MEM_PHYS >> 16));
96a4110eecSAlison Wang out_be32(&pci->iw1btar,
97a4110eecSAlison Wang CONFIG_SYS_PCI_IO_PHYS | (CONFIG_SYS_PCI_IO_PHYS >> 16));
98a4110eecSAlison Wang out_be32(&pci->iw2btar,
99a4110eecSAlison Wang CONFIG_SYS_PCI_CFG_PHYS | (CONFIG_SYS_PCI_CFG_PHYS >> 16));
100a4145534SPeter Tyser
101a4110eecSAlison Wang out_be32(&pci->iwcr,
102a4145534SPeter Tyser PCI_IWCR_W0C_EN | PCI_IWCR_W1C_EN | PCI_IWCR_W1C_IO |
103a4110eecSAlison Wang PCI_IWCR_W2C_EN | PCI_IWCR_W2C_IO);
104a4145534SPeter Tyser
105a4110eecSAlison Wang out_be32(&pci->icr, 0);
106a4145534SPeter Tyser
107a4145534SPeter Tyser /* Enable bus master and mem access */
108a4110eecSAlison Wang out_be32(&pci->scr, PCI_SCR_B | PCI_SCR_M);
109a4145534SPeter Tyser
110a4145534SPeter Tyser /* Cache line size and master latency */
111a4110eecSAlison Wang out_be32(&pci->cr1, PCI_CR1_CLS(8) | PCI_CR1_LTMR(0xf8));
112a4110eecSAlison Wang out_be32(&pci->cr2, 0);
113a4145534SPeter Tyser
114a4145534SPeter Tyser #ifdef CONFIG_SYS_PCI_BAR0
115a4110eecSAlison Wang out_be32(&pci->bar0, PCI_BAR_BAR0(CONFIG_SYS_PCI_BAR0));
116a4110eecSAlison Wang out_be32(&pci->tbatr0a, CONFIG_SYS_PCI_TBATR0 | PCI_TBATR_EN);
117a4145534SPeter Tyser #endif
118a4145534SPeter Tyser #ifdef CONFIG_SYS_PCI_BAR1
119a4110eecSAlison Wang out_be32(&pci->bar1, PCI_BAR_BAR1(CONFIG_SYS_PCI_BAR1));
120a4110eecSAlison Wang out_be32(&pci->tbatr1a, CONFIG_SYS_PCI_TBATR1 | PCI_TBATR_EN);
121a4145534SPeter Tyser #endif
122a4145534SPeter Tyser
123a4145534SPeter Tyser /* Deassert reset bit */
124a4110eecSAlison Wang clrbits_be32(&pci->gscr, PCI_GSCR_PR);
125a4145534SPeter Tyser udelay(1000);
126a4145534SPeter Tyser
127a4145534SPeter Tyser /* Enable PCI bus master support */
128a4145534SPeter Tyser hose->first_busno = 0;
129a4145534SPeter Tyser hose->last_busno = 0xff;
130a4145534SPeter Tyser
131a4145534SPeter Tyser pci_set_region(hose->regions + 0, CONFIG_SYS_PCI_MEM_BUS, CONFIG_SYS_PCI_MEM_PHYS,
132a4145534SPeter Tyser CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
133a4145534SPeter Tyser
134a4145534SPeter Tyser pci_set_region(hose->regions + 1, CONFIG_SYS_PCI_IO_BUS, CONFIG_SYS_PCI_IO_PHYS,
135a4145534SPeter Tyser CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
136a4145534SPeter Tyser
137a4145534SPeter Tyser pci_set_region(hose->regions + 2, CONFIG_SYS_PCI_SYS_MEM_BUS,
138a4145534SPeter Tyser CONFIG_SYS_PCI_SYS_MEM_PHYS, CONFIG_SYS_PCI_SYS_MEM_SIZE,
139a4145534SPeter Tyser PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
140a4145534SPeter Tyser
141a4145534SPeter Tyser hose->region_count = 3;
142a4145534SPeter Tyser
143a4145534SPeter Tyser hose->cfg_addr = &(pci->car);
144a4145534SPeter Tyser hose->cfg_data = (volatile unsigned char *)CONFIG_SYS_PCI_CFG_BUS;
145a4145534SPeter Tyser
146a4145534SPeter Tyser pci_set_ops(hose, pci_read_cfg_byte, pci_read_cfg_word,
147a4145534SPeter Tyser pci_read_cfg_dword, pci_write_cfg_byte, pci_write_cfg_word,
148a4145534SPeter Tyser pci_write_cfg_dword);
149a4145534SPeter Tyser
150a4145534SPeter Tyser /* Hose scan */
151a4145534SPeter Tyser pci_register_hose(hose);
152a4145534SPeter Tyser hose->last_busno = pci_hose_scan(hose);
153a4145534SPeter Tyser }
154a4145534SPeter Tyser #endif /* CONFIG_PCI */
155