1a4145534SPeter Tyser/* 2a4145534SPeter Tyser * Copyright (C) 2003 Josef Baumgartner <josef.baumgartner@telex.de> 3a4145534SPeter Tyser * Based on code from Bernhard Kuhn <bkuhn@metrowerks.com> 4a4145534SPeter Tyser * 545370e18SAlison Wang * Copyright 2010-2012 Freescale Semiconductor, Inc. 645370e18SAlison Wang * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 745370e18SAlison Wang * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9a4145534SPeter Tyser */ 10a4145534SPeter Tyser 1145370e18SAlison Wang#include <common.h> 1225ddd1fbSWolfgang Denk#include <asm-offsets.h> 13a4145534SPeter Tyser#include <config.h> 1445370e18SAlison Wang#include <timestamp.h> 15a4145534SPeter Tyser#include "version.h" 16a4145534SPeter Tyser#include <asm/cache.h> 17a4145534SPeter Tyser 18a4145534SPeter Tyser#define _START _start 19a4145534SPeter Tyser#define _FAULT _fault 20a4145534SPeter Tyser 21a4145534SPeter Tyser#define SAVE_ALL \ 22a4145534SPeter Tyser move.w #0x2700,%sr; /* disable intrs */ \ 23a4145534SPeter Tyser subl #60,%sp; /* space for 15 regs */ \ 24a4145534SPeter Tyser moveml %d0-%d7/%a0-%a6,%sp@; 25a4145534SPeter Tyser 26a4145534SPeter Tyser#define RESTORE_ALL \ 27a4145534SPeter Tyser moveml %sp@,%d0-%d7/%a0-%a6; \ 28a4145534SPeter Tyser addl #60,%sp; /* space for 15 regs */ \ 29a4145534SPeter Tyser rte; 30a4145534SPeter Tyser 3145370e18SAlison Wang#if defined(CONFIG_SERIAL_BOOT) 325c928d02SAngelo Dureghello#define ASM_DRAMINIT (asm_dram_init - CONFIG_SYS_TEXT_BASE + \ 335c928d02SAngelo Dureghello CONFIG_SYS_INIT_RAM_ADDR) 3461a4392aSMasahiro Yamada#define ASM_DRAMINIT_N (asm_dram_init - CONFIG_SYS_TEXT_BASE) 355c928d02SAngelo Dureghello#define ASM_SBF_IMG_HDR (asm_sbf_img_hdr - CONFIG_SYS_TEXT_BASE + \ 365c928d02SAngelo Dureghello CONFIG_SYS_INIT_RAM_ADDR) 37a4145534SPeter Tyser#endif 38a4145534SPeter Tyser 39a4145534SPeter Tyser.text 40a4145534SPeter Tyser 41a4145534SPeter Tyser/* 42a4145534SPeter Tyser * Vector table. This is used for initial platform startup. 43a4145534SPeter Tyser * These vectors are to catch any un-intended traps. 44a4145534SPeter Tyser */ 45a4145534SPeter Tyser_vectors: 4645370e18SAlison Wang#if defined(CONFIG_SERIAL_BOOT) 47a4145534SPeter Tyser 48a4145534SPeter TyserINITSP: .long 0 /* Initial SP */ 4945370e18SAlison Wang#ifdef CONFIG_CF_SBF 50a4145534SPeter TyserINITPC: .long ASM_DRAMINIT /* Initial PC */ 5145370e18SAlison Wang#endif 5245370e18SAlison Wang#ifdef CONFIG_SYS_NAND_BOOT 5345370e18SAlison WangINITPC: .long ASM_DRAMINIT_N /* Initial PC */ 5445370e18SAlison Wang#endif 55a4145534SPeter Tyser 56a4145534SPeter Tyser#else 57a4145534SPeter Tyser 58a4145534SPeter TyserINITSP: .long 0 /* Initial SP */ 59a4145534SPeter TyserINITPC: .long _START /* Initial PC */ 60a4145534SPeter Tyser 61a4145534SPeter Tyser#endif 62a4145534SPeter Tyser 635c928d02SAngelo Dureghellovector02_0F: 645c928d02SAngelo Dureghello.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 655c928d02SAngelo Dureghello.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 66a4145534SPeter Tyser 67a4145534SPeter Tyser/* Reserved */ 68a4145534SPeter Tyservector10_17: 69a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 70a4145534SPeter Tyser 715c928d02SAngelo Dureghellovector18_1F: 725c928d02SAngelo Dureghello.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 73a4145534SPeter Tyser 7445370e18SAlison Wang#if !defined(CONFIG_SERIAL_BOOT) 75a4145534SPeter Tyser 76a4145534SPeter Tyser/* TRAP #0 - #15 */ 77a4145534SPeter Tyservector20_2F: 78a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 79a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 80a4145534SPeter Tyser 81a4145534SPeter Tyser/* Reserved */ 82a4145534SPeter Tyservector30_3F: 83a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 84a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 85a4145534SPeter Tyser 86a4145534SPeter Tyservector64_127: 87a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 88a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 89a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 90a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 91a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 92a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 93a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 94a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 95a4145534SPeter Tyser 96a4145534SPeter Tyservector128_191: 97a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 98a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 99a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 100a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 101a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 102a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 103a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 104a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 105a4145534SPeter Tyser 106a4145534SPeter Tyservector192_255: 107a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 108a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 109a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 110a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 111a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 112a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 113a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 114a4145534SPeter Tyser.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT 115a4145534SPeter Tyser#endif 116a4145534SPeter Tyser 11745370e18SAlison Wang#if defined(CONFIG_SERIAL_BOOT) 118a4145534SPeter Tyser /* Image header: chksum 4 bytes, len 4 bytes, img dest 4 bytes */ 119a4145534SPeter Tyserasm_sbf_img_hdr: 120a4145534SPeter Tyser .long 0x00000000 /* checksum, not yet implemented */ 12145370e18SAlison Wang .long 0x00040000 /* image length */ 12214d0a02aSWolfgang Denk .long CONFIG_SYS_TEXT_BASE /* image to be relocated at */ 123a4145534SPeter Tyser 124a4145534SPeter Tyserasm_dram_init: 125a4145534SPeter Tyser move.w #0x2700,%sr /* Mask off Interrupt */ 126a4145534SPeter Tyser 12745370e18SAlison Wang#ifdef CONFIG_SYS_NAND_BOOT 12845370e18SAlison Wang /* for assembly stack */ 12945370e18SAlison Wang move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_CTRL), %d0 13045370e18SAlison Wang movec %d0, %RAMBAR1 13145370e18SAlison Wang 13245370e18SAlison Wang move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET), %sp 13345370e18SAlison Wang clr.l %sp@- 13445370e18SAlison Wang#endif 13545370e18SAlison Wang 13645370e18SAlison Wang#ifdef CONFIG_CF_SBF 137a4145534SPeter Tyser move.l #CONFIG_SYS_INIT_RAM_ADDR, %d0 138a4145534SPeter Tyser movec %d0, %VBR 139a4145534SPeter Tyser 140a4145534SPeter Tyser move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_CTRL), %d0 141a4145534SPeter Tyser movec %d0, %RAMBAR1 142a4145534SPeter Tyser 143a4145534SPeter Tyser /* initialize general use internal ram */ 144a4145534SPeter Tyser move.l #0, %d0 145a4145534SPeter Tyser move.l #(ICACHE_STATUS), %a1 /* icache */ 146a4145534SPeter Tyser move.l #(DCACHE_STATUS), %a2 /* dcache */ 147a4145534SPeter Tyser move.l %d0, (%a1) 148a4145534SPeter Tyser move.l %d0, (%a2) 149a4145534SPeter Tyser 150a4145534SPeter Tyser /* invalidate and disable cache */ 151a4145534SPeter Tyser move.l #(CONFIG_SYS_ICACHE_INV + CONFIG_SYS_DCACHE_INV), %d0 152a4145534SPeter Tyser movec %d0, %CACR /* Invalidate cache */ 153a4145534SPeter Tyser move.l #0, %d0 154a4145534SPeter Tyser movec %d0, %ACR0 155a4145534SPeter Tyser movec %d0, %ACR1 156a4145534SPeter Tyser movec %d0, %ACR2 157a4145534SPeter Tyser movec %d0, %ACR3 158a4145534SPeter Tyser 159a4145534SPeter Tyser move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET), %sp 160a4145534SPeter Tyser clr.l %sp@- 161a4145534SPeter Tyser 162*02a6eddaSAngelo Dureghello#ifdef CONFIG_SYS_CS0_BASE 163a4145534SPeter Tyser /* Must disable global address */ 164a4145534SPeter Tyser move.l #0xFC008000, %a1 165a4145534SPeter Tyser move.l #(CONFIG_SYS_CS0_BASE), (%a1) 166a4145534SPeter Tyser move.l #0xFC008008, %a1 167a4145534SPeter Tyser move.l #(CONFIG_SYS_CS0_CTRL), (%a1) 168a4145534SPeter Tyser move.l #0xFC008004, %a1 169a4145534SPeter Tyser move.l #(CONFIG_SYS_CS0_MASK), (%a1) 170*02a6eddaSAngelo Dureghello#endif 17145370e18SAlison Wang#endif /* CONFIG_CF_SBF */ 172a4145534SPeter Tyser 17345370e18SAlison Wang#ifdef CONFIG_MCF5441x 17445370e18SAlison Wang /* TC: enable all peripherals, 17545370e18SAlison Wang in the future only enable certain peripherals */ 17645370e18SAlison Wang move.l #0xFC04002D, %a1 17745370e18SAlison Wang 17845370e18SAlison Wang#if defined(CONFIG_CF_SBF) 17945370e18SAlison Wang move.b #23, (%a1) /* dspi */ 18045370e18SAlison Wang#endif 18145370e18SAlison Wang#endif /* CONFIG_MCF5441x */ 18245370e18SAlison Wang 183c74dda8bSAngelo Dureghello /* mandatory board level ddr-sdram init, 184c74dda8bSAngelo Dureghello * for both 5441x and 5445x 185c74dda8bSAngelo Dureghello */ 186c74dda8bSAngelo Dureghello bsr sbf_dram_init 187a4145534SPeter Tyser 18845370e18SAlison Wang#ifdef CONFIG_CF_SBF 189a4145534SPeter Tyser /* 190a4145534SPeter Tyser * DSPI Initialization 191a4145534SPeter Tyser * a0 - general, sram - 0x80008000 - 32, see M54455EVB.h 192a4145534SPeter Tyser * a1 - dspi status 193a4145534SPeter Tyser * a2 - dtfr 194a4145534SPeter Tyser * a3 - drfr 195a4145534SPeter Tyser * a4 - Dst addr 196a4145534SPeter Tyser */ 197a4145534SPeter Tyser /* Enable pins for DSPI mode - chip-selects are enabled later */ 198a4145534SPeter Tyserasm_dspi_init: 19945370e18SAlison Wang#ifdef CONFIG_MCF5441x 20045370e18SAlison Wang move.l #0xEC09404E, %a1 20145370e18SAlison Wang move.l #0xEC09404F, %a2 20245370e18SAlison Wang move.b #0xFF, (%a1) 20345370e18SAlison Wang move.b #0x80, (%a2) 20445370e18SAlison Wang#endif 20545370e18SAlison Wang 20645370e18SAlison Wang#ifdef CONFIG_MCF5445x 207a4145534SPeter Tyser move.l #0xFC0A4063, %a0 208a4145534SPeter Tyser move.b #0x7F, (%a0) 20945370e18SAlison Wang#endif 210a4145534SPeter Tyser /* Configure DSPI module */ 211a4145534SPeter Tyser move.l #0xFC05C000, %a0 212a4145534SPeter Tyser move.l #0x80FF0C00, (%a0) /* Master, clear TX/RX FIFO */ 213a4145534SPeter Tyser 214a4145534SPeter Tyser move.l #0xFC05C00C, %a0 21545370e18SAlison Wang#ifdef CONFIG_MCF5441x 21645370e18SAlison Wang move.l #0x3E000016, (%a0) 21745370e18SAlison Wang#endif 21845370e18SAlison Wang#ifdef CONFIG_MCF5445x 219a4145534SPeter Tyser move.l #0x3E000011, (%a0) 22045370e18SAlison Wang#endif 221a4145534SPeter Tyser 222a4145534SPeter Tyser move.l #0xFC05C034, %a2 /* dtfr */ 223a4145534SPeter Tyser move.l #0xFC05C03B, %a3 /* drfr */ 224a4145534SPeter Tyser 225a4145534SPeter Tyser move.l #(ASM_SBF_IMG_HDR + 4), %a1 226a4145534SPeter Tyser move.l (%a1)+, %d5 227a4145534SPeter Tyser move.l (%a1), %a4 228a4145534SPeter Tyser 229a4145534SPeter Tyser move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_SBFHDR_DATA_OFFSET), %a0 230a4145534SPeter Tyser move.l #(CONFIG_SYS_SBFHDR_SIZE), %d4 231a4145534SPeter Tyser 232a4145534SPeter Tyser move.l #0xFC05C02C, %a1 /* dspi status */ 233a4145534SPeter Tyser 234a4145534SPeter Tyser /* Issue commands and address */ 235a4145534SPeter Tyser move.l #0x8002000B, %d2 /* Fast Read Cmd */ 236a4145534SPeter Tyser jsr asm_dspi_wr_status 237a4145534SPeter Tyser jsr asm_dspi_rd_status 238a4145534SPeter Tyser 239a4145534SPeter Tyser move.l #0x80020000, %d2 /* Address byte 2 */ 240a4145534SPeter Tyser jsr asm_dspi_wr_status 241a4145534SPeter Tyser jsr asm_dspi_rd_status 242a4145534SPeter Tyser 243a4145534SPeter Tyser move.l #0x80020000, %d2 /* Address byte 1 */ 244a4145534SPeter Tyser jsr asm_dspi_wr_status 245a4145534SPeter Tyser jsr asm_dspi_rd_status 246a4145534SPeter Tyser 247a4145534SPeter Tyser move.l #0x80020000, %d2 /* Address byte 0 */ 248a4145534SPeter Tyser jsr asm_dspi_wr_status 249a4145534SPeter Tyser jsr asm_dspi_rd_status 250a4145534SPeter Tyser 251a4145534SPeter Tyser move.l #0x80020000, %d2 /* Dummy Wr and Rd */ 252a4145534SPeter Tyser jsr asm_dspi_wr_status 253a4145534SPeter Tyser jsr asm_dspi_rd_status 254a4145534SPeter Tyser 255a4145534SPeter Tyser /* Transfer serial boot header to sram */ 256a4145534SPeter Tyserasm_dspi_rd_loop1: 257a4145534SPeter Tyser move.l #0x80020000, %d2 258a4145534SPeter Tyser jsr asm_dspi_wr_status 259a4145534SPeter Tyser jsr asm_dspi_rd_status 260a4145534SPeter Tyser 261a4145534SPeter Tyser move.b %d1, (%a0) /* read, copy to dst */ 262a4145534SPeter Tyser 263a4145534SPeter Tyser add.l #1, %a0 /* inc dst by 1 */ 264a4145534SPeter Tyser sub.l #1, %d4 /* dec cnt by 1 */ 265a4145534SPeter Tyser bne asm_dspi_rd_loop1 266a4145534SPeter Tyser 267a4145534SPeter Tyser /* Transfer u-boot from serial flash to memory */ 268a4145534SPeter Tyserasm_dspi_rd_loop2: 269a4145534SPeter Tyser move.l #0x80020000, %d2 270a4145534SPeter Tyser jsr asm_dspi_wr_status 271a4145534SPeter Tyser jsr asm_dspi_rd_status 272a4145534SPeter Tyser 273a4145534SPeter Tyser move.b %d1, (%a4) /* read, copy to dst */ 274a4145534SPeter Tyser 275a4145534SPeter Tyser add.l #1, %a4 /* inc dst by 1 */ 276a4145534SPeter Tyser sub.l #1, %d5 /* dec cnt by 1 */ 277a4145534SPeter Tyser bne asm_dspi_rd_loop2 278a4145534SPeter Tyser 279a4145534SPeter Tyser move.l #0x00020000, %d2 /* Terminate */ 280a4145534SPeter Tyser jsr asm_dspi_wr_status 281a4145534SPeter Tyser jsr asm_dspi_rd_status 282a4145534SPeter Tyser 283a4145534SPeter Tyser /* jump to memory and execute */ 28414d0a02aSWolfgang Denk move.l #(CONFIG_SYS_TEXT_BASE + 0x400), %a0 285a4145534SPeter Tyser jmp (%a0) 286a4145534SPeter Tyser 287a4145534SPeter Tyserasm_dspi_wr_status: 288a4145534SPeter Tyser move.l (%a1), %d0 /* status */ 289a4145534SPeter Tyser and.l #0x0000F000, %d0 290a4145534SPeter Tyser cmp.l #0x00003000, %d0 291a4145534SPeter Tyser bgt asm_dspi_wr_status 292a4145534SPeter Tyser 293a4145534SPeter Tyser move.l %d2, (%a2) 294a4145534SPeter Tyser rts 295a4145534SPeter Tyser 296a4145534SPeter Tyserasm_dspi_rd_status: 297a4145534SPeter Tyser move.l (%a1), %d0 /* status */ 298a4145534SPeter Tyser and.l #0x000000F0, %d0 299a4145534SPeter Tyser lsr.l #4, %d0 300a4145534SPeter Tyser cmp.l #0, %d0 301a4145534SPeter Tyser beq asm_dspi_rd_status 302a4145534SPeter Tyser 303a4145534SPeter Tyser move.b (%a3), %d1 304a4145534SPeter Tyser rts 30545370e18SAlison Wang#endif /* CONFIG_CF_SBF */ 30645370e18SAlison Wang 30745370e18SAlison Wang#ifdef CONFIG_SYS_NAND_BOOT 30845370e18SAlison Wang /* copy 4 boot pages to dram as soon as possible */ 30945370e18SAlison Wang /* each page is 996 bytes (1056 total with 60 ECC bytes */ 31045370e18SAlison Wang move.l #0x00000000, %a1 /* src */ 31161a4392aSMasahiro Yamada move.l #CONFIG_SYS_TEXT_BASE, %a2 /* dst */ 31245370e18SAlison Wang move.l #0x3E0, %d0 /* sz in long */ 31345370e18SAlison Wang 31445370e18SAlison Wangasm_boot_nand_copy: 31545370e18SAlison Wang move.l (%a1)+, (%a2)+ 31645370e18SAlison Wang subq.l #1, %d0 31745370e18SAlison Wang bne asm_boot_nand_copy 31845370e18SAlison Wang 31945370e18SAlison Wang /* jump to memory and execute */ 32045370e18SAlison Wang move.l #(asm_nand_init), %a0 32145370e18SAlison Wang jmp (%a0) 32245370e18SAlison Wang 32345370e18SAlison Wangasm_nand_init: 32445370e18SAlison Wang /* exit nand boot-mode */ 32545370e18SAlison Wang move.l #0xFC0FFF30, %a1 32645370e18SAlison Wang or.l #0x00000040, %d1 32745370e18SAlison Wang move.l %d1, (%a1) 32845370e18SAlison Wang 32945370e18SAlison Wang /* initialize general use internal ram */ 33045370e18SAlison Wang move.l #0, %d0 33145370e18SAlison Wang move.l #(CACR_STATUS), %a1 /* CACR */ 33245370e18SAlison Wang move.l #(ICACHE_STATUS), %a2 /* icache */ 33345370e18SAlison Wang move.l #(DCACHE_STATUS), %a3 /* dcache */ 33445370e18SAlison Wang move.l %d0, (%a1) 33545370e18SAlison Wang move.l %d0, (%a2) 33645370e18SAlison Wang move.l %d0, (%a3) 33745370e18SAlison Wang 33845370e18SAlison Wang /* invalidate and disable cache */ 33945370e18SAlison Wang move.l #0x01004100, %d0 /* Invalidate cache cmd */ 34045370e18SAlison Wang movec %d0, %CACR /* Invalidate cache */ 34145370e18SAlison Wang move.l #0, %d0 34245370e18SAlison Wang movec %d0, %ACR0 34345370e18SAlison Wang movec %d0, %ACR1 34445370e18SAlison Wang movec %d0, %ACR2 34545370e18SAlison Wang movec %d0, %ACR3 34645370e18SAlison Wang 347*02a6eddaSAngelo Dureghello#ifdef CONFIG_SYS_CS0_BASE 34845370e18SAlison Wang /* Must disable global address */ 34945370e18SAlison Wang move.l #0xFC008000, %a1 35045370e18SAlison Wang move.l #(CONFIG_SYS_CS0_BASE), (%a1) 35145370e18SAlison Wang move.l #0xFC008008, %a1 35245370e18SAlison Wang move.l #(CONFIG_SYS_CS0_CTRL), (%a1) 35345370e18SAlison Wang move.l #0xFC008004, %a1 35445370e18SAlison Wang move.l #(CONFIG_SYS_CS0_MASK), (%a1) 355*02a6eddaSAngelo Dureghello#endif 35645370e18SAlison Wang 35745370e18SAlison Wang /* NAND port configuration */ 35845370e18SAlison Wang move.l #0xEC094048, %a1 35945370e18SAlison Wang move.b #0xFD, (%a1)+ 36045370e18SAlison Wang move.b #0x5F, (%a1)+ 36145370e18SAlison Wang move.b #0x04, (%a1)+ 36245370e18SAlison Wang 36345370e18SAlison Wang /* reset nand */ 36445370e18SAlison Wang move.l #0xFC0FFF38, %a1 /* isr */ 36545370e18SAlison Wang move.l #0x000e0000, (%a1) 36645370e18SAlison Wang move.l #0xFC0FFF08, %a2 36745370e18SAlison Wang move.l #0x00000000, (%a2)+ /* car */ 36845370e18SAlison Wang move.l #0x11000000, (%a2)+ /* rar */ 36945370e18SAlison Wang move.l #0x00000000, (%a2)+ /* rpt */ 37045370e18SAlison Wang move.l #0x00000000, (%a2)+ /* rai */ 37145370e18SAlison Wang move.l #0xFC0FFF2c, %a2 /* cfg */ 37245370e18SAlison Wang move.l #0x00000000, (%a2)+ /* secsz */ 37345370e18SAlison Wang move.l #0x000e0681, (%a2)+ 37445370e18SAlison Wang move.l #0xFC0FFF04, %a2 /* cmd2 */ 37545370e18SAlison Wang move.l #0xFF404001, (%a2) 37645370e18SAlison Wang move.l #0x000e0000, (%a1) 37745370e18SAlison Wang 37845370e18SAlison Wang move.l #0x2000, %d1 379c74dda8bSAngelo Dureghello bsr asm_delay 38045370e18SAlison Wang 38145370e18SAlison Wang /* setup nand */ 38245370e18SAlison Wang move.l #0xFC0FFF00, %a1 38345370e18SAlison Wang move.l #0x30700000, (%a1)+ /* cmd1 */ 38445370e18SAlison Wang move.l #0x007EF000, (%a1)+ /* cmd2 */ 38545370e18SAlison Wang 38645370e18SAlison Wang move.l #0xFC0FFF2C, %a1 38745370e18SAlison Wang move.l #0x00000841, (%a1)+ /* secsz */ 38845370e18SAlison Wang move.l #0x000e0681, (%a1)+ /* cfg */ 38945370e18SAlison Wang 39045370e18SAlison Wang move.l #100, %d4 /* 100 pages ~200KB */ 39145370e18SAlison Wang move.l #4, %d2 /* start at 4 */ 39245370e18SAlison Wang move.l #0xFC0FFF04, %a0 /* cmd2 */ 39345370e18SAlison Wang move.l #0xFC0FFF0C, %a1 /* rar */ 3945c928d02SAngelo Dureghello move.l #(CONFIG_SYS_TEXT_BASE + 0xF80), %a2 39545370e18SAlison Wang 39645370e18SAlison Wangasm_nand_read: 39745370e18SAlison Wang move.l #0x11000000, %d0 /* rar */ 39845370e18SAlison Wang or.l %d2, %d0 39945370e18SAlison Wang move.l %d0, (%a1) 40045370e18SAlison Wang add.l #1, %d2 40145370e18SAlison Wang 40245370e18SAlison Wang move.l (%a0), %d0 /* cmd2 */ 40345370e18SAlison Wang or.l #1, %d0 40445370e18SAlison Wang move.l %d0, (%a0) 40545370e18SAlison Wang 40645370e18SAlison Wang move.l #0x200, %d1 407c74dda8bSAngelo Dureghello bsr asm_delay 40845370e18SAlison Wang 40945370e18SAlison Wangasm_nand_chk_status: 41045370e18SAlison Wang move.l #0xFC0FFF38, %a4 /* isr */ 41145370e18SAlison Wang move.l (%a4), %d0 41245370e18SAlison Wang and.l #0x40000000, %d0 41345370e18SAlison Wang tst.l %d0 41445370e18SAlison Wang beq asm_nand_chk_status 41545370e18SAlison Wang 41645370e18SAlison Wang move.l #0xFC0FFF38, %a4 /* isr */ 41745370e18SAlison Wang move.l (%a4), %d0 41845370e18SAlison Wang or.l #0x000E0000, %d0 41945370e18SAlison Wang move.l %d0, (%a4) 42045370e18SAlison Wang 42145370e18SAlison Wang move.l #0x200, %d3 42245370e18SAlison Wang move.l #0xFC0FC000, %a3 /* buf 1 */ 42345370e18SAlison Wangasm_nand_copy: 42445370e18SAlison Wang move.l (%a3)+, (%a2)+ 42545370e18SAlison Wang subq.l #1, %d3 42645370e18SAlison Wang bgt asm_nand_copy 42745370e18SAlison Wang 42845370e18SAlison Wang subq.l #1, %d4 42945370e18SAlison Wang bgt asm_nand_read 43045370e18SAlison Wang 43145370e18SAlison Wang /* jump to memory and execute */ 43261a4392aSMasahiro Yamada move.l #(CONFIG_SYS_TEXT_BASE + 0x400), %a0 43345370e18SAlison Wang jmp (%a0) 43445370e18SAlison Wang 43545370e18SAlison Wang#endif /* CONFIG_SYS_NAND_BOOT */ 436a4145534SPeter Tyser 437c74dda8bSAngelo Dureghello.globl asm_delay 438a4145534SPeter Tyserasm_delay: 439a4145534SPeter Tyser nop 440a4145534SPeter Tyser subq.l #1, %d1 441a4145534SPeter Tyser bne asm_delay 442a4145534SPeter Tyser rts 44345370e18SAlison Wang#endif /* CONFIG_CF_SBF || CONFIG_NAND_U_BOOT */ 444a4145534SPeter Tyser 445a4145534SPeter Tyser.text 446a4145534SPeter Tyser . = 0x400 447a4145534SPeter Tyser.globl _start 448a4145534SPeter Tyser_start: 44945370e18SAlison Wang#if !defined(CONFIG_SERIAL_BOOT) 450a4145534SPeter Tyser nop 451a4145534SPeter Tyser nop 452a4145534SPeter Tyser move.w #0x2700,%sr /* Mask off Interrupt */ 453a4145534SPeter Tyser 454a4145534SPeter Tyser /* Set vector base register at the beginning of the Flash */ 455a4145534SPeter Tyser move.l #CONFIG_SYS_FLASH_BASE, %d0 456a4145534SPeter Tyser movec %d0, %VBR 457a4145534SPeter Tyser 458a4145534SPeter Tyser move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_CTRL), %d0 459a4145534SPeter Tyser movec %d0, %RAMBAR1 460a4145534SPeter Tyser 461a4145534SPeter Tyser /* initialize general use internal ram */ 462a4145534SPeter Tyser move.l #0, %d0 463a4145534SPeter Tyser move.l #(ICACHE_STATUS), %a1 /* icache */ 464a4145534SPeter Tyser move.l #(DCACHE_STATUS), %a2 /* dcache */ 465a4145534SPeter Tyser move.l %d0, (%a1) 466a4145534SPeter Tyser move.l %d0, (%a2) 467a4145534SPeter Tyser 468a4145534SPeter Tyser /* invalidate and disable cache */ 469a4145534SPeter Tyser move.l #(CONFIG_SYS_ICACHE_INV + CONFIG_SYS_DCACHE_INV), %d0 470a4145534SPeter Tyser movec %d0, %CACR /* Invalidate cache */ 471a4145534SPeter Tyser move.l #0, %d0 472a4145534SPeter Tyser movec %d0, %ACR0 473a4145534SPeter Tyser movec %d0, %ACR1 474a4145534SPeter Tyser movec %d0, %ACR2 475a4145534SPeter Tyser movec %d0, %ACR3 47645370e18SAlison Wang#else 47745370e18SAlison Wang move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_CTRL), %d0 47845370e18SAlison Wang movec %d0, %RAMBAR1 47945370e18SAlison Wang#endif 480a4145534SPeter Tyser 4815044c9ccSangelo@sysam.it /* put relocation table address to a5 */ 4825044c9ccSangelo@sysam.it move.l #__got_start, %a5 483a4145534SPeter Tyser 4845044c9ccSangelo@sysam.it /* setup stack initially on top of internal static ram */ 4855044c9ccSangelo@sysam.it move.l #(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE), %sp 4865044c9ccSangelo@sysam.it 4875044c9ccSangelo@sysam.it /* 4885044c9ccSangelo@sysam.it * if configured, malloc_f arena will be reserved first, 4895044c9ccSangelo@sysam.it * then (and always) gd struct space will be reserved 4905044c9ccSangelo@sysam.it */ 4915044c9ccSangelo@sysam.it move.l %sp, -(%sp) 4925044c9ccSangelo@sysam.it move.l #board_init_f_alloc_reserve, %a1 4935044c9ccSangelo@sysam.it jsr (%a1) 4945044c9ccSangelo@sysam.it 4955044c9ccSangelo@sysam.it /* update stack and frame-pointers */ 4965044c9ccSangelo@sysam.it move.l %d0, %sp 4975044c9ccSangelo@sysam.it move.l %sp, %fp 4985044c9ccSangelo@sysam.it 4995044c9ccSangelo@sysam.it /* initialize reserved area */ 5005044c9ccSangelo@sysam.it move.l %d0, -(%sp) 5015044c9ccSangelo@sysam.it move.l #board_init_f_init_reserve, %a1 5025044c9ccSangelo@sysam.it jsr (%a1) 503a4145534SPeter Tyser 50455ac54c4Sangelo@sysam.it /* run low-level CPU init code (from flash) */ 50555ac54c4Sangelo@sysam.it move.l #cpu_init_f, %a1 50655ac54c4Sangelo@sysam.it jsr (%a1) 5075c928d02SAngelo Dureghello 50855ac54c4Sangelo@sysam.it /* run low-level board init code (from flash) */ 5095044c9ccSangelo@sysam.it clr.l %sp@- 51055ac54c4Sangelo@sysam.it move.l #board_init_f, %a1 51155ac54c4Sangelo@sysam.it jsr (%a1) 512a4145534SPeter Tyser 513a4145534SPeter Tyser /* board_init_f() does not return */ 514a4145534SPeter Tyser 5155c928d02SAngelo Dureghello/******************************************************************************/ 516a4145534SPeter Tyser 517a4145534SPeter Tyser/* 518a4145534SPeter Tyser * void relocate_code (addr_sp, gd, addr_moni) 519a4145534SPeter Tyser * 520a4145534SPeter Tyser * This "function" does not return, instead it continues in RAM 521a4145534SPeter Tyser * after relocating the monitor code. 522a4145534SPeter Tyser * 523a4145534SPeter Tyser * r3 = dest 524a4145534SPeter Tyser * r4 = src 525a4145534SPeter Tyser * r5 = length in bytes 526a4145534SPeter Tyser * r6 = cachelinesize 527a4145534SPeter Tyser */ 528a4145534SPeter Tyser.globl relocate_code 529a4145534SPeter Tyserrelocate_code: 530a4145534SPeter Tyser link.w %a6,#0 531a4145534SPeter Tyser move.l 8(%a6), %sp /* set new stack pointer */ 532a4145534SPeter Tyser 533a4145534SPeter Tyser move.l 12(%a6), %d0 /* Save copy of Global Data pointer */ 534a4145534SPeter Tyser move.l 16(%a6), %a0 /* Save copy of Destination Address */ 535a4145534SPeter Tyser 536a4145534SPeter Tyser move.l #CONFIG_SYS_MONITOR_BASE, %a1 537a4145534SPeter Tyser move.l #__init_end, %a2 538a4145534SPeter Tyser move.l %a0, %a3 539a4145534SPeter Tyser 540a4145534SPeter Tyser /* copy the code to RAM */ 541a4145534SPeter Tyser1: 542a4145534SPeter Tyser move.l (%a1)+, (%a3)+ 543a4145534SPeter Tyser cmp.l %a1,%a2 544a4145534SPeter Tyser bgt.s 1b 545a4145534SPeter Tyser 546a4145534SPeter Tyser/* 547a4145534SPeter Tyser * We are done. Do not return, instead branch to second part of board 548a4145534SPeter Tyser * initialization, now running from RAM. 549a4145534SPeter Tyser */ 550a4145534SPeter Tyser move.l %a0, %a1 551a4145534SPeter Tyser add.l #(in_ram - CONFIG_SYS_MONITOR_BASE), %a1 552a4145534SPeter Tyser jmp (%a1) 553a4145534SPeter Tyser 554a4145534SPeter Tyserin_ram: 555a4145534SPeter Tyser 556a4145534SPeter Tyserclear_bss: 557a4145534SPeter Tyser /* 558a4145534SPeter Tyser * Now clear BSS segment 559a4145534SPeter Tyser */ 560a4145534SPeter Tyser move.l %a0, %a1 561a4145534SPeter Tyser add.l #(_sbss - CONFIG_SYS_MONITOR_BASE),%a1 562a4145534SPeter Tyser move.l %a0, %d1 563a4145534SPeter Tyser add.l #(_ebss - CONFIG_SYS_MONITOR_BASE),%d1 564a4145534SPeter Tyser6: 565a4145534SPeter Tyser clr.l (%a1)+ 566a4145534SPeter Tyser cmp.l %a1,%d1 567a4145534SPeter Tyser bgt.s 6b 568a4145534SPeter Tyser 569a4145534SPeter Tyser /* 570a4145534SPeter Tyser * fix got table in RAM 571a4145534SPeter Tyser */ 572a4145534SPeter Tyser move.l %a0, %a1 573a4145534SPeter Tyser add.l #(__got_start - CONFIG_SYS_MONITOR_BASE),%a1 5745c928d02SAngelo Dureghello move.l %a1,%a5 /* fix got pointer register a5 */ 575a4145534SPeter Tyser 576a4145534SPeter Tyser move.l %a0, %a2 577a4145534SPeter Tyser add.l #(__got_end - CONFIG_SYS_MONITOR_BASE),%a2 578a4145534SPeter Tyser 579a4145534SPeter Tyser7: 580a4145534SPeter Tyser move.l (%a1),%d1 581a4145534SPeter Tyser sub.l #_start,%d1 582a4145534SPeter Tyser add.l %a0,%d1 583a4145534SPeter Tyser move.l %d1,(%a1)+ 584a4145534SPeter Tyser cmp.l %a2, %a1 585a4145534SPeter Tyser bne 7b 586a4145534SPeter Tyser 587a4145534SPeter Tyser /* calculate relative jump to board_init_r in ram */ 588a4145534SPeter Tyser move.l %a0, %a1 589a4145534SPeter Tyser add.l #(board_init_r - CONFIG_SYS_MONITOR_BASE), %a1 590a4145534SPeter Tyser 591a4145534SPeter Tyser /* set parameters for board_init_r */ 592a4145534SPeter Tyser move.l %a0,-(%sp) /* dest_addr */ 593a4145534SPeter Tyser move.l %d0,-(%sp) /* gd */ 594a4145534SPeter Tyser jsr (%a1) 595a4145534SPeter Tyser 5965c928d02SAngelo Dureghello/******************************************************************************/ 5975c928d02SAngelo Dureghello 598a4145534SPeter Tyser/* exception code */ 599a4145534SPeter Tyser.globl _fault 600a4145534SPeter Tyser_fault: 601a4145534SPeter Tyser bra _fault 602a4145534SPeter Tyser 6035c928d02SAngelo Dureghello.globl _exc_handler 604a4145534SPeter Tyser_exc_handler: 605a4145534SPeter Tyser SAVE_ALL 606a4145534SPeter Tyser movel %sp,%sp@- 607a4145534SPeter Tyser bsr exc_handler 608a4145534SPeter Tyser addql #4,%sp 609a4145534SPeter Tyser RESTORE_ALL 610a4145534SPeter Tyser 611a4145534SPeter Tyser.globl _int_handler 612a4145534SPeter Tyser_int_handler: 613a4145534SPeter Tyser SAVE_ALL 614a4145534SPeter Tyser movel %sp,%sp@- 615a4145534SPeter Tyser bsr int_handler 616a4145534SPeter Tyser addql #4,%sp 617a4145534SPeter Tyser RESTORE_ALL 618a4145534SPeter Tyser 6195c928d02SAngelo Dureghello/******************************************************************************/ 620a4145534SPeter Tyser 621a4145534SPeter Tyser.globl version_string 622a4145534SPeter Tyserversion_string: 62309c2e90cSAndreas Bießmann.ascii U_BOOT_VERSION_STRING, "\0" 624a4145534SPeter Tyser.align 4 625