xref: /rk3399_rockchip-uboot/arch/m68k/cpu/mcf5445x/speed.c (revision dab5e3469d294a4e1ffed8407d296a78e02cc01f)
1a4145534SPeter Tyser /*
2a4145534SPeter Tyser  *
3198cafbfSAlison Wang  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
4a4145534SPeter Tyser  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
5a4145534SPeter Tyser  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7a4145534SPeter Tyser  */
8a4145534SPeter Tyser 
9a4145534SPeter Tyser #include <common.h>
10a4145534SPeter Tyser #include <asm/processor.h>
11a4145534SPeter Tyser 
12a4145534SPeter Tyser #include <asm/immap.h>
13198cafbfSAlison Wang #include <asm/io.h>
14a4145534SPeter Tyser 
15a4145534SPeter Tyser DECLARE_GLOBAL_DATA_PTR;
16a4145534SPeter Tyser 
17a4145534SPeter Tyser /*
18a4145534SPeter Tyser  * Low Power Divider specifications
19a4145534SPeter Tyser  */
20a4145534SPeter Tyser #define CLOCK_LPD_MIN		(1 << 0)	/* Divider (decoded) */
21a4145534SPeter Tyser #define CLOCK_LPD_MAX		(1 << 15)	/* Divider (decoded) */
22a4145534SPeter Tyser 
23a4145534SPeter Tyser #define CLOCK_PLL_FVCO_MAX	540000000
24a4145534SPeter Tyser #define CLOCK_PLL_FVCO_MIN	300000000
25a4145534SPeter Tyser 
26a4145534SPeter Tyser #define CLOCK_PLL_FSYS_MAX	266666666
27a4145534SPeter Tyser #define CLOCK_PLL_FSYS_MIN	100000000
28a4145534SPeter Tyser #define MHZ			1000000
29a4145534SPeter Tyser 
clock_enter_limp(int lpdiv)30a4145534SPeter Tyser void clock_enter_limp(int lpdiv)
31a4145534SPeter Tyser {
32198cafbfSAlison Wang 	ccm_t *ccm = (ccm_t *)MMAP_CCM;
33a4145534SPeter Tyser 	int i, j;
34a4145534SPeter Tyser 
35a4145534SPeter Tyser 	/* Check bounds of divider */
36a4145534SPeter Tyser 	if (lpdiv < CLOCK_LPD_MIN)
37a4145534SPeter Tyser 		lpdiv = CLOCK_LPD_MIN;
38a4145534SPeter Tyser 	if (lpdiv > CLOCK_LPD_MAX)
39a4145534SPeter Tyser 		lpdiv = CLOCK_LPD_MAX;
40a4145534SPeter Tyser 
41a4145534SPeter Tyser 	/* Round divider down to nearest power of two */
42a4145534SPeter Tyser 	for (i = 0, j = lpdiv; j != 1; j >>= 1, i++) ;
43a4145534SPeter Tyser 
4445370e18SAlison Wang #ifdef CONFIG_MCF5445x
45a4145534SPeter Tyser 	/* Apply the divider to the system clock */
46198cafbfSAlison Wang 	clrsetbits_be16(&ccm->cdr, 0x0f00, CCM_CDR_LPDIV(i));
4745370e18SAlison Wang #endif
48a4145534SPeter Tyser 
49a4145534SPeter Tyser 	/* Enable Limp Mode */
50198cafbfSAlison Wang 	setbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
51a4145534SPeter Tyser }
52a4145534SPeter Tyser 
53a4145534SPeter Tyser /*
54a4145534SPeter Tyser  * brief   Exit Limp mode
55a4145534SPeter Tyser  * warning The PLL should be set and locked prior to exiting Limp mode
56a4145534SPeter Tyser  */
clock_exit_limp(void)57a4145534SPeter Tyser void clock_exit_limp(void)
58a4145534SPeter Tyser {
59198cafbfSAlison Wang 	ccm_t *ccm = (ccm_t *)MMAP_CCM;
60198cafbfSAlison Wang 	pll_t *pll = (pll_t *)MMAP_PLL;
61a4145534SPeter Tyser 
62a4145534SPeter Tyser 	/* Exit Limp mode */
63198cafbfSAlison Wang 	clrbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
64a4145534SPeter Tyser 
65a4145534SPeter Tyser 	/* Wait for the PLL to lock */
66198cafbfSAlison Wang 	while (!(in_be32(&pll->psr) & PLL_PSR_LOCK))
67198cafbfSAlison Wang 		;
68a4145534SPeter Tyser }
69a4145534SPeter Tyser 
7045370e18SAlison Wang #ifdef CONFIG_MCF5441x
setup_5441x_clocks(void)7145370e18SAlison Wang void setup_5441x_clocks(void)
72a4145534SPeter Tyser {
7345370e18SAlison Wang 	ccm_t *ccm = (ccm_t *)MMAP_CCM;
7445370e18SAlison Wang 	pll_t *pll = (pll_t *)MMAP_PLL;
7545370e18SAlison Wang 	int temp, vco = 0, bootmod_ccr, pdr;
76a4145534SPeter Tyser 
7745370e18SAlison Wang 	bootmod_ccr = (in_be16(&ccm->ccr) & CCM_CCR_BOOTMOD) >> 14;
7845370e18SAlison Wang 
7945370e18SAlison Wang 	switch (bootmod_ccr) {
8045370e18SAlison Wang 	case 0:
8145370e18SAlison Wang 		out_be32(&pll->pcr, 0x00000013);
8245370e18SAlison Wang 		out_be32(&pll->pdr, 0x00e70c61);
8345370e18SAlison Wang 		clock_exit_limp();
8445370e18SAlison Wang 		break;
8545370e18SAlison Wang 	case 2:
8645370e18SAlison Wang 		break;
8745370e18SAlison Wang 	case 3:
8845370e18SAlison Wang 		break;
8945370e18SAlison Wang 	}
9045370e18SAlison Wang 
9145370e18SAlison Wang 	/*Change frequency for Modelo SER1 USB host*/
9245370e18SAlison Wang #ifdef CONFIG_LOW_MCFCLK
9345370e18SAlison Wang 	temp = in_be32(&pll->pcr);
9445370e18SAlison Wang 	temp &= ~0x3f;
9545370e18SAlison Wang 	temp |= 5;
9645370e18SAlison Wang 	out_be32(&pll->pcr, temp);
9745370e18SAlison Wang 
9845370e18SAlison Wang 	temp = in_be32(&pll->pdr);
9945370e18SAlison Wang 	temp &= ~0x001f0000;
10045370e18SAlison Wang 	temp |= 0x00040000;
10145370e18SAlison Wang 	out_be32(&pll->pdr, temp);
10245370e18SAlison Wang 	__asm__("tpf");
10345370e18SAlison Wang #endif
10445370e18SAlison Wang 
10545370e18SAlison Wang 	setbits_be16(&ccm->misccr2, 0x02);
10645370e18SAlison Wang 
10745370e18SAlison Wang 	vco =  ((in_be32(&pll->pcr) & PLL_CR_FBKDIV_BITS) + 1) *
10845370e18SAlison Wang 		CONFIG_SYS_INPUT_CLKSRC;
1091b9591c2SJason Jin 	gd->arch.vco_clk = vco;
11045370e18SAlison Wang 
1111b9591c2SJason Jin 	gd->arch.inp_clk = CONFIG_SYS_INPUT_CLKSRC;	/* Input clock */
11245370e18SAlison Wang 
11345370e18SAlison Wang 	pdr = in_be32(&pll->pdr);
11445370e18SAlison Wang 	temp = (pdr & PLL_DR_OUTDIV1_BITS) + 1;
11545370e18SAlison Wang 	gd->cpu_clk = vco / temp;	/* cpu clock */
1161b9591c2SJason Jin 	gd->arch.flb_clk = vco / temp;	/* FlexBus clock */
1171b9591c2SJason Jin 	gd->arch.flb_clk >>= 1;
118*6b02d06fSVasili Galka 	if (in_be16(&ccm->misccr2) & 2)		/* fsys/4 */
1191b9591c2SJason Jin 		gd->arch.flb_clk >>= 1;
12045370e18SAlison Wang 
12145370e18SAlison Wang 	temp = ((pdr & PLL_DR_OUTDIV2_BITS) >> 5) + 1;
12245370e18SAlison Wang 	gd->bus_clk = vco / temp;	/* bus clock */
12345370e18SAlison Wang 
12445370e18SAlison Wang }
12545370e18SAlison Wang #endif
12645370e18SAlison Wang 
12745370e18SAlison Wang #ifdef CONFIG_MCF5445x
setup_5445x_clocks(void)12845370e18SAlison Wang void setup_5445x_clocks(void)
12945370e18SAlison Wang {
130198cafbfSAlison Wang 	ccm_t *ccm = (ccm_t *)MMAP_CCM;
131198cafbfSAlison Wang 	pll_t *pll = (pll_t *)MMAP_PLL;
132a4145534SPeter Tyser 	int pllmult_nopci[] = { 20, 10, 24, 18, 12, 6, 16, 8 };
133a4145534SPeter Tyser 	int pllmult_pci[] = { 12, 6, 16, 8 };
134c1568ca5SMarek Vasut 	int vco = 0, temp, fbtemp, pcrvalue;
135a4145534SPeter Tyser 	int *pPllmult = NULL;
136a4145534SPeter Tyser 	u16 fbpll_mask;
137c1568ca5SMarek Vasut #ifdef CONFIG_PCI
138c1568ca5SMarek Vasut 	int bPci;
139c1568ca5SMarek Vasut #endif
140a4145534SPeter Tyser 
141a4145534SPeter Tyser #ifdef CONFIG_M54455EVB
142198cafbfSAlison Wang 	u8 *cpld = (u8 *)(CONFIG_SYS_CS2_BASE + 3);
143a4145534SPeter Tyser #endif
144a4145534SPeter Tyser 	u8 bootmode;
145a4145534SPeter Tyser 
146a4145534SPeter Tyser 	/* To determine PCI is present or not */
147198cafbfSAlison Wang 	if (((in_be16(&ccm->ccr) & CCM_CCR_360_FBCONFIG_MASK) == 0x00e0) ||
148198cafbfSAlison Wang 	    ((in_be16(&ccm->ccr) & CCM_CCR_360_FBCONFIG_MASK) == 0x0060)) {
149a4145534SPeter Tyser 		pPllmult = &pllmult_pci[0];
150a4145534SPeter Tyser 		fbpll_mask = 3;		/* 11b */
151c1568ca5SMarek Vasut #ifdef CONFIG_PCI
152a4145534SPeter Tyser 		bPci = 1;
153c1568ca5SMarek Vasut #endif
154a4145534SPeter Tyser 	} else {
155a4145534SPeter Tyser 		pPllmult = &pllmult_nopci[0];
156a4145534SPeter Tyser 		fbpll_mask = 7;		/* 111b */
157a4145534SPeter Tyser #ifdef CONFIG_PCI
158a4145534SPeter Tyser 		gd->pci_clk = 0;
159a4145534SPeter Tyser 		bPci = 0;
160c1568ca5SMarek Vasut #endif
161a4145534SPeter Tyser 	}
162a4145534SPeter Tyser 
163a4145534SPeter Tyser #ifdef CONFIG_M54455EVB
164198cafbfSAlison Wang 	bootmode = (in_8(cpld) & 0x03);
165a4145534SPeter Tyser 
166a4145534SPeter Tyser 	if (bootmode != 3) {
167a4145534SPeter Tyser 		/* Temporary read from CCR- fixed fb issue, must be the same clock
168a4145534SPeter Tyser 		   as pci or input clock, causing cpld/fpga read inconsistancy */
169a4145534SPeter Tyser 		fbtemp = pPllmult[ccm->ccr & fbpll_mask];
170a4145534SPeter Tyser 
171a4145534SPeter Tyser 		/* Break down into small pieces, code still in flex bus */
172198cafbfSAlison Wang 		pcrvalue = in_be32(&pll->pcr) & 0xFFFFF0FF;
173a4145534SPeter Tyser 		temp = fbtemp - 1;
174a4145534SPeter Tyser 		pcrvalue |= PLL_PCR_OUTDIV3(temp);
175a4145534SPeter Tyser 
176198cafbfSAlison Wang 		out_be32(&pll->pcr, pcrvalue);
177a4145534SPeter Tyser 	}
178a4145534SPeter Tyser #endif
179a4145534SPeter Tyser #ifdef CONFIG_M54451EVB
180a4145534SPeter Tyser 	/* No external logic to read the bootmode, hard coded from built */
181a4145534SPeter Tyser #ifdef CONFIG_CF_SBF
182a4145534SPeter Tyser 	bootmode = 3;
183a4145534SPeter Tyser #else
184a4145534SPeter Tyser 	bootmode = 2;
185a4145534SPeter Tyser 
186a4145534SPeter Tyser 	/* default value is 16 mul, set to 20 mul */
187198cafbfSAlison Wang 	pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF) | 0x14000000;
188198cafbfSAlison Wang 	out_be32(&pll->pcr, pcrvalue);
189198cafbfSAlison Wang 	while ((in_be32(&pll->psr) & PLL_PSR_LOCK) != PLL_PSR_LOCK)
190198cafbfSAlison Wang 		;
191a4145534SPeter Tyser #endif
192a4145534SPeter Tyser #endif
193a4145534SPeter Tyser 
194a4145534SPeter Tyser 	if (bootmode == 0) {
195a4145534SPeter Tyser 		/* RCON mode */
196a4145534SPeter Tyser 		vco = pPllmult[ccm->rcon & fbpll_mask] * CONFIG_SYS_INPUT_CLKSRC;
197a4145534SPeter Tyser 
198a4145534SPeter Tyser 		if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
199a4145534SPeter Tyser 			/* invaild range, re-set in PCR */
200198cafbfSAlison Wang 			int temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
201a4145534SPeter Tyser 			int i, j, bus;
202a4145534SPeter Tyser 
203198cafbfSAlison Wang 			j = (in_be32(&pll->pcr) & 0xFF000000) >> 24;
204a4145534SPeter Tyser 			for (i = j; i < 0xFF; i++) {
205a4145534SPeter Tyser 				vco = i * CONFIG_SYS_INPUT_CLKSRC;
206a4145534SPeter Tyser 				if (vco >= CLOCK_PLL_FVCO_MIN) {
207a4145534SPeter Tyser 					bus = vco / temp;
208a4145534SPeter Tyser 					if (bus <= CLOCK_PLL_FSYS_MIN - MHZ)
209a4145534SPeter Tyser 						continue;
210a4145534SPeter Tyser 					else
211a4145534SPeter Tyser 						break;
212a4145534SPeter Tyser 				}
213a4145534SPeter Tyser 			}
214198cafbfSAlison Wang 			pcrvalue = in_be32(&pll->pcr) & 0x00FF00FF;
215a4145534SPeter Tyser 			fbtemp = ((i - 1) << 8) | ((i - 1) << 12);
216a4145534SPeter Tyser 			pcrvalue |= ((i << 24) | fbtemp);
217a4145534SPeter Tyser 
218198cafbfSAlison Wang 			out_be32(&pll->pcr, pcrvalue);
219a4145534SPeter Tyser 		}
2207e2592fdSSimon Glass 		gd->arch.vco_clk = vco;	/* Vco clock */
221a4145534SPeter Tyser 	} else if (bootmode == 2) {
222a4145534SPeter Tyser 		/* Normal mode */
223198cafbfSAlison Wang 		vco =  ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
224a4145534SPeter Tyser 		if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
225a4145534SPeter Tyser 			/* Default value */
226198cafbfSAlison Wang 			pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF);
227198cafbfSAlison Wang 			pcrvalue |= pPllmult[in_be16(&ccm->ccr) & fbpll_mask] << 24;
228198cafbfSAlison Wang 			out_be32(&pll->pcr, pcrvalue);
229198cafbfSAlison Wang 			vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
230a4145534SPeter Tyser 		}
2317e2592fdSSimon Glass 		gd->arch.vco_clk = vco;	/* Vco clock */
232a4145534SPeter Tyser 	} else if (bootmode == 3) {
233a4145534SPeter Tyser 		/* serial mode */
234198cafbfSAlison Wang 		vco =  ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
2357e2592fdSSimon Glass 		gd->arch.vco_clk = vco;	/* Vco clock */
236a4145534SPeter Tyser 	}
237a4145534SPeter Tyser 
238198cafbfSAlison Wang 	if ((in_be16(&ccm->ccr) & CCM_MISCCR_LIMP) == CCM_MISCCR_LIMP) {
239a4145534SPeter Tyser 		/* Limp mode */
240a4145534SPeter Tyser 	} else {
2417e2592fdSSimon Glass 		gd->arch.inp_clk = CONFIG_SYS_INPUT_CLKSRC; /* Input clock */
242a4145534SPeter Tyser 
243198cafbfSAlison Wang 		temp = (in_be32(&pll->pcr) & PLL_PCR_OUTDIV1_MASK) + 1;
244a4145534SPeter Tyser 		gd->cpu_clk = vco / temp;	/* cpu clock */
245a4145534SPeter Tyser 
246198cafbfSAlison Wang 		temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
247a4145534SPeter Tyser 		gd->bus_clk = vco / temp;	/* bus clock */
248a4145534SPeter Tyser 
249198cafbfSAlison Wang 		temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV3_MASK) >> 8) + 1;
2507e2592fdSSimon Glass 		gd->arch.flb_clk = vco / temp;	/* FlexBus clock */
251a4145534SPeter Tyser 
252a4145534SPeter Tyser #ifdef CONFIG_PCI
253a4145534SPeter Tyser 		if (bPci) {
254198cafbfSAlison Wang 			temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV4_MASK) >> 12) + 1;
255a4145534SPeter Tyser 			gd->pci_clk = vco / temp;	/* PCI clock */
256a4145534SPeter Tyser 		}
257a4145534SPeter Tyser #endif
258a4145534SPeter Tyser 	}
259a4145534SPeter Tyser 
26000f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C_FSL
261609e6ec3SSimon Glass 	gd->arch.i2c1_clk = gd->bus_clk;
262a4145534SPeter Tyser #endif
26345370e18SAlison Wang }
26445370e18SAlison Wang #endif
26545370e18SAlison Wang 
26645370e18SAlison Wang /* get_clocks() fills in gd->cpu_clock and gd->bus_clk */
get_clocks(void)26745370e18SAlison Wang int get_clocks(void)
26845370e18SAlison Wang {
26945370e18SAlison Wang #ifdef CONFIG_MCF5441x
27045370e18SAlison Wang 	setup_5441x_clocks();
27145370e18SAlison Wang #endif
27245370e18SAlison Wang #ifdef CONFIG_MCF5445x
27345370e18SAlison Wang 	setup_5445x_clocks();
27445370e18SAlison Wang #endif
27545370e18SAlison Wang 
27600f792e0SHeiko Schocher #ifdef CONFIG_SYS_FSL_I2C
277609e6ec3SSimon Glass 	gd->arch.i2c1_clk = gd->bus_clk;
27845370e18SAlison Wang #endif
279a4145534SPeter Tyser 
280a4145534SPeter Tyser 	return (0);
281a4145534SPeter Tyser }
282