xref: /rk3399_rockchip-uboot/arch/m68k/cpu/mcf5445x/cpu_init.c (revision 45370e1836dc0a7ac8e1d4828924e971d01fd92a)
1a4145534SPeter Tyser /*
2a4145534SPeter Tyser  *
3a4145534SPeter Tyser  * (C) Copyright 2000-2003
4a4145534SPeter Tyser  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5a4145534SPeter Tyser  *
6198cafbfSAlison Wang  * (C) Copyright 2004-2007, 2012 Freescale Semiconductor, Inc.
7a4145534SPeter Tyser  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
8a4145534SPeter Tyser  *
9a4145534SPeter Tyser  * See file CREDITS for list of people who contributed to this
10a4145534SPeter Tyser  * project.
11a4145534SPeter Tyser  *
12a4145534SPeter Tyser  * This program is free software; you can redistribute it and/or
13a4145534SPeter Tyser  * modify it under the terms of the GNU General Public License as
14a4145534SPeter Tyser  * published by the Free Software Foundation; either version 2 of
15a4145534SPeter Tyser  * the License, or (at your option) any later version.
16a4145534SPeter Tyser  *
17a4145534SPeter Tyser  * This program is distributed in the hope that it will be useful,
18a4145534SPeter Tyser  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19a4145534SPeter Tyser  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20a4145534SPeter Tyser  * GNU General Public License for more details.
21a4145534SPeter Tyser  *
22a4145534SPeter Tyser  * You should have received a copy of the GNU General Public License
23a4145534SPeter Tyser  * along with this program; if not, write to the Free Software
24a4145534SPeter Tyser  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25a4145534SPeter Tyser  * MA 02111-1307 USA
26a4145534SPeter Tyser  */
27a4145534SPeter Tyser 
28a4145534SPeter Tyser #include <common.h>
29a4145534SPeter Tyser #include <watchdog.h>
30a4145534SPeter Tyser #include <asm/immap.h>
31a4145534SPeter Tyser #include <asm/processor.h>
32a4145534SPeter Tyser #include <asm/rtc.h>
33198cafbfSAlison Wang #include <asm/io.h>
342b05593dSMarek Vasut #include <linux/compiler.h>
35a4145534SPeter Tyser 
36a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
37a4145534SPeter Tyser #include <config.h>
38a4145534SPeter Tyser #include <net.h>
39a4145534SPeter Tyser #include <asm/fec.h>
40a4145534SPeter Tyser #endif
41a4145534SPeter Tyser 
42*45370e18SAlison Wang void init_fbcs(void)
43a4145534SPeter Tyser {
442b05593dSMarek Vasut 	fbcs_t *fbcs __maybe_unused = (fbcs_t *) MMAP_FBCS;
45a4145534SPeter Tyser 
46*45370e18SAlison Wang #if !defined(CONFIG_SERIAL_BOOT)
47a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
48198cafbfSAlison Wang 	out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
49198cafbfSAlison Wang 	out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
50198cafbfSAlison Wang 	out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
51a4145534SPeter Tyser #endif
52a4145534SPeter Tyser #endif
53a4145534SPeter Tyser 
54a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
55a4145534SPeter Tyser 	/* Latch chipselect */
56198cafbfSAlison Wang 	out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
57198cafbfSAlison Wang 	out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
58198cafbfSAlison Wang 	out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
59a4145534SPeter Tyser #endif
60a4145534SPeter Tyser 
61a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
62198cafbfSAlison Wang 	out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
63198cafbfSAlison Wang 	out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
64198cafbfSAlison Wang 	out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
65a4145534SPeter Tyser #endif
66a4145534SPeter Tyser 
67a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
68198cafbfSAlison Wang 	out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
69198cafbfSAlison Wang 	out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
70198cafbfSAlison Wang 	out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
71a4145534SPeter Tyser #endif
72a4145534SPeter Tyser 
73a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
74198cafbfSAlison Wang 	out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
75198cafbfSAlison Wang 	out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
76198cafbfSAlison Wang 	out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
77a4145534SPeter Tyser #endif
78a4145534SPeter Tyser 
79a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
80198cafbfSAlison Wang 	out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
81198cafbfSAlison Wang 	out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
82198cafbfSAlison Wang 	out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
83a4145534SPeter Tyser #endif
84*45370e18SAlison Wang }
85*45370e18SAlison Wang 
86*45370e18SAlison Wang /*
87*45370e18SAlison Wang  * Breath some life into the CPU...
88*45370e18SAlison Wang  *
89*45370e18SAlison Wang  * Set up the memory map,
90*45370e18SAlison Wang  * initialize a bunch of registers,
91*45370e18SAlison Wang  * initialize the UPM's
92*45370e18SAlison Wang  */
93*45370e18SAlison Wang void cpu_init_f(void)
94*45370e18SAlison Wang {
95*45370e18SAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
96*45370e18SAlison Wang 
97*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
98*45370e18SAlison Wang 	scm_t *scm = (scm_t *) MMAP_SCM;
99*45370e18SAlison Wang 	pm_t *pm = (pm_t *) MMAP_PM;
100*45370e18SAlison Wang 
101*45370e18SAlison Wang 	/* Disable Switch */
102*45370e18SAlison Wang 	*(unsigned long *)(MMAP_L2_SW0 + 0x00000024) = 0;
103*45370e18SAlison Wang 
104*45370e18SAlison Wang 	/* Disable core watchdog */
105*45370e18SAlison Wang 	out_be16(&scm->cwcr, 0);
106*45370e18SAlison Wang 	out_8(&gpio->par_fbctl,
107*45370e18SAlison Wang 		GPIO_PAR_FBCTL_ALE_FB_ALE | GPIO_PAR_FBCTL_OE_FB_OE |
108*45370e18SAlison Wang 		GPIO_PAR_FBCTL_FBCLK | GPIO_PAR_FBCTL_RW |
109*45370e18SAlison Wang 		GPIO_PAR_FBCTL_TA_TA);
110*45370e18SAlison Wang 	out_8(&gpio->par_be,
111*45370e18SAlison Wang 		GPIO_PAR_BE_BE3_BE3 | GPIO_PAR_BE_BE2_BE2 |
112*45370e18SAlison Wang 		GPIO_PAR_BE_BE1_BE1 | GPIO_PAR_BE_BE0_BE0);
113*45370e18SAlison Wang 
114*45370e18SAlison Wang 	/* eDMA */
115*45370e18SAlison Wang 	out_8(&pm->pmcr0, 17);
116*45370e18SAlison Wang 
117*45370e18SAlison Wang 	/* INTR0 - INTR2 */
118*45370e18SAlison Wang 	out_8(&pm->pmcr0, 18);
119*45370e18SAlison Wang 	out_8(&pm->pmcr0, 19);
120*45370e18SAlison Wang 	out_8(&pm->pmcr0, 20);
121*45370e18SAlison Wang 
122*45370e18SAlison Wang 	/* I2C */
123*45370e18SAlison Wang 	out_8(&pm->pmcr0, 22);
124*45370e18SAlison Wang 	out_8(&pm->pmcr1, 4);
125*45370e18SAlison Wang 	out_8(&pm->pmcr1, 7);
126*45370e18SAlison Wang 
127*45370e18SAlison Wang 	/* DTMR0 - DTMR3*/
128*45370e18SAlison Wang 	out_8(&pm->pmcr0, 28);
129*45370e18SAlison Wang 	out_8(&pm->pmcr0, 29);
130*45370e18SAlison Wang 	out_8(&pm->pmcr0, 30);
131*45370e18SAlison Wang 	out_8(&pm->pmcr0, 31);
132*45370e18SAlison Wang 
133*45370e18SAlison Wang 	/* PIT0 - PIT3 */
134*45370e18SAlison Wang 	out_8(&pm->pmcr0, 32);
135*45370e18SAlison Wang 	out_8(&pm->pmcr0, 33);
136*45370e18SAlison Wang 	out_8(&pm->pmcr0, 34);
137*45370e18SAlison Wang 	out_8(&pm->pmcr0, 35);
138*45370e18SAlison Wang 
139*45370e18SAlison Wang 	/* Edge Port */
140*45370e18SAlison Wang 	out_8(&pm->pmcr0, 36);
141*45370e18SAlison Wang 	out_8(&pm->pmcr0, 37);
142*45370e18SAlison Wang 
143*45370e18SAlison Wang 	/* USB OTG */
144*45370e18SAlison Wang 	out_8(&pm->pmcr0, 44);
145*45370e18SAlison Wang 	/* USB Host */
146*45370e18SAlison Wang 	out_8(&pm->pmcr0, 45);
147*45370e18SAlison Wang 
148*45370e18SAlison Wang 	/* ESDHC */
149*45370e18SAlison Wang 	out_8(&pm->pmcr0, 51);
150*45370e18SAlison Wang 
151*45370e18SAlison Wang 	/* ENET0 - ENET1 */
152*45370e18SAlison Wang 	out_8(&pm->pmcr0, 53);
153*45370e18SAlison Wang 	out_8(&pm->pmcr0, 54);
154*45370e18SAlison Wang 
155*45370e18SAlison Wang 	/* NAND */
156*45370e18SAlison Wang 	out_8(&pm->pmcr0, 63);
157*45370e18SAlison Wang 
158*45370e18SAlison Wang #ifdef CONFIG_SYS_I2C_0
159*45370e18SAlison Wang 	out_8(&gpio->par_cani2c, 0xF0);
160*45370e18SAlison Wang 	/* I2C0 pull up */
161*45370e18SAlison Wang 	out_be16(&gpio->pcr_b, 0x003C);
162*45370e18SAlison Wang 	/* I2C0 max speed */
163*45370e18SAlison Wang 	out_8(&gpio->srcr_cani2c, 0x03);
164*45370e18SAlison Wang #endif
165*45370e18SAlison Wang #ifdef CONFIG_SYS_I2C_2
166*45370e18SAlison Wang 	/* I2C2 */
167*45370e18SAlison Wang 	out_8(&gpio->par_ssi0h, 0xA0);
168*45370e18SAlison Wang 	/* I2C2, UART7 */
169*45370e18SAlison Wang 	out_8(&gpio->par_ssi0h, 0xA8);
170*45370e18SAlison Wang 	/* UART7 */
171*45370e18SAlison Wang 	out_8(&gpio->par_ssi0l, 0x2);
172*45370e18SAlison Wang 	/* UART8, UART9 */
173*45370e18SAlison Wang 	out_8(&gpio->par_cani2c, 0xAA);
174*45370e18SAlison Wang 	/* UART4, UART0 */
175*45370e18SAlison Wang 	out_8(&gpio->par_uart0, 0xAF);
176*45370e18SAlison Wang 	/* UART5, UART1 */
177*45370e18SAlison Wang 	out_8(&gpio->par_uart1, 0xAF);
178*45370e18SAlison Wang 	/* UART6, UART2 */
179*45370e18SAlison Wang 	out_8(&gpio->par_uart2, 0xAF);
180*45370e18SAlison Wang 	/* I2C2 pull up */
181*45370e18SAlison Wang 	out_be16(&gpio->pcr_h, 0xF000);
182*45370e18SAlison Wang #endif
183*45370e18SAlison Wang #ifdef CONFIG_SYS_I2C_5
184*45370e18SAlison Wang 	/* I2C5 */
185*45370e18SAlison Wang 	out_8(&gpio->par_uart1, 0x0A);
186*45370e18SAlison Wang 	/* I2C5 pull up */
187*45370e18SAlison Wang 	out_be16(&gpio->pcr_e, 0x0003);
188*45370e18SAlison Wang 	out_be16(&gpio->pcr_f, 0xC000);
189*45370e18SAlison Wang #endif
190*45370e18SAlison Wang 
191*45370e18SAlison Wang 	/* Lowest slew rate for UART0,1,2 */
192*45370e18SAlison Wang 	out_8(&gpio->srcr_uart, 0x00);
193*45370e18SAlison Wang #endif		/* CONFIG_MCF5441x */
194*45370e18SAlison Wang 
195*45370e18SAlison Wang #ifdef CONFIG_MCF5445x
196*45370e18SAlison Wang 	scm1_t *scm1 = (scm1_t *) MMAP_SCM1;
197*45370e18SAlison Wang 
198*45370e18SAlison Wang 	out_be32(&scm1->mpr, 0x77777777);
199*45370e18SAlison Wang 	out_be32(&scm1->pacra, 0);
200*45370e18SAlison Wang 	out_be32(&scm1->pacrb, 0);
201*45370e18SAlison Wang 	out_be32(&scm1->pacrc, 0);
202*45370e18SAlison Wang 	out_be32(&scm1->pacrd, 0);
203*45370e18SAlison Wang 	out_be32(&scm1->pacre, 0);
204*45370e18SAlison Wang 	out_be32(&scm1->pacrf, 0);
205*45370e18SAlison Wang 	out_be32(&scm1->pacrg, 0);
206*45370e18SAlison Wang 
207*45370e18SAlison Wang 	/* FlexBus */
208*45370e18SAlison Wang 	out_8(&gpio->par_be,
209*45370e18SAlison Wang 		GPIO_PAR_BE_BE3_BE3 | GPIO_PAR_BE_BE2_BE2 |
210*45370e18SAlison Wang 		GPIO_PAR_BE_BE1_BE1 | GPIO_PAR_BE_BE0_BE0);
211*45370e18SAlison Wang 	out_8(&gpio->par_fbctl,
212*45370e18SAlison Wang 		GPIO_PAR_FBCTL_OE | GPIO_PAR_FBCTL_TA_TA |
213*45370e18SAlison Wang 		GPIO_PAR_FBCTL_RW_RW | GPIO_PAR_FBCTL_TS_TS);
214*45370e18SAlison Wang 
215*45370e18SAlison Wang #ifdef CONFIG_FSL_I2C
216*45370e18SAlison Wang 	out_be16(&gpio->par_feci2c,
217*45370e18SAlison Wang 		GPIO_PAR_FECI2C_SCL_SCL | GPIO_PAR_FECI2C_SDA_SDA);
218*45370e18SAlison Wang #endif
219*45370e18SAlison Wang #endif		/* CONFIG_MCF5445x */
220*45370e18SAlison Wang 
221*45370e18SAlison Wang 	/* FlexBus Chipselect */
222*45370e18SAlison Wang 	init_fbcs();
223a4145534SPeter Tyser 
224a4145534SPeter Tyser 	/*
225a4145534SPeter Tyser 	 * now the flash base address is no longer at 0 (Newer ColdFire family
226a4145534SPeter Tyser 	 * boot at address 0 instead of 0xFFnn_nnnn). The vector table must
227a4145534SPeter Tyser 	 * also move to the new location.
228a4145534SPeter Tyser 	 */
229a4145534SPeter Tyser 	if (CONFIG_SYS_CS0_BASE != 0)
230a4145534SPeter Tyser 		setvbr(CONFIG_SYS_CS0_BASE);
231a4145534SPeter Tyser 
232a4145534SPeter Tyser 	icache_enable();
233a4145534SPeter Tyser }
234a4145534SPeter Tyser 
235a4145534SPeter Tyser /*
236a4145534SPeter Tyser  * initialize higher level parts of CPU like timers
237a4145534SPeter Tyser  */
238a4145534SPeter Tyser int cpu_init_r(void)
239a4145534SPeter Tyser {
240a4145534SPeter Tyser #ifdef CONFIG_MCFRTC
241198cafbfSAlison Wang 	rtc_t *rtc = (rtc_t *)(CONFIG_SYS_MCFRTC_BASE);
242198cafbfSAlison Wang 	rtcex_t *rtcex = (rtcex_t *)&rtc->extended;
243a4145534SPeter Tyser 
244198cafbfSAlison Wang 	out_be32(&rtcex->gocu, (CONFIG_SYS_RTC_OSCILLATOR >> 16) & 0xffff);
245198cafbfSAlison Wang 	out_be32(&rtcex->gocl, CONFIG_SYS_RTC_OSCILLATOR & 0xffff);
246a4145534SPeter Tyser #endif
247a4145534SPeter Tyser 
248a4145534SPeter Tyser 	return (0);
249a4145534SPeter Tyser }
250a4145534SPeter Tyser 
251a4145534SPeter Tyser void uart_port_conf(int port)
252a4145534SPeter Tyser {
253198cafbfSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
254*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
255*45370e18SAlison Wang 	pm_t *pm = (pm_t *) MMAP_PM;
256*45370e18SAlison Wang #endif
257a4145534SPeter Tyser 
258a4145534SPeter Tyser 	/* Setup Ports: */
259a4145534SPeter Tyser 	switch (port) {
260*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
261*45370e18SAlison Wang 	case 0:
262*45370e18SAlison Wang 		/* UART0 */
263*45370e18SAlison Wang 		out_8(&pm->pmcr0, 24);
264*45370e18SAlison Wang 		clrbits_8(&gpio->par_uart0,
265*45370e18SAlison Wang 			~(GPIO_PAR_UART0_U0RXD_MASK | GPIO_PAR_UART0_U0TXD_MASK));
266*45370e18SAlison Wang 		setbits_8(&gpio->par_uart0,
267*45370e18SAlison Wang 			GPIO_PAR_UART0_U0RXD_U0RXD | GPIO_PAR_UART0_U0TXD_U0TXD);
268*45370e18SAlison Wang 		break;
269*45370e18SAlison Wang 	case 1:
270*45370e18SAlison Wang 		/* UART1 */
271*45370e18SAlison Wang 		out_8(&pm->pmcr0, 25);
272*45370e18SAlison Wang 		clrbits_8(&gpio->par_uart1,
273*45370e18SAlison Wang 			~(GPIO_PAR_UART1_U1RXD_MASK | GPIO_PAR_UART1_U1TXD_MASK));
274*45370e18SAlison Wang 		setbits_8(&gpio->par_uart1,
275*45370e18SAlison Wang 			GPIO_PAR_UART1_U1RXD_U1RXD | GPIO_PAR_UART1_U1TXD_U1TXD);
276*45370e18SAlison Wang 		break;
277*45370e18SAlison Wang 	case 2:
278*45370e18SAlison Wang 		/* UART2 */
279*45370e18SAlison Wang 		out_8(&pm->pmcr0, 26);
280*45370e18SAlison Wang 		clrbits_8(&gpio->par_uart2,
281*45370e18SAlison Wang 			~(GPIO_PAR_UART2_U2RXD_MASK | GPIO_PAR_UART2_U2TXD_MASK));
282*45370e18SAlison Wang 		setbits_8(&gpio->par_uart2,
283*45370e18SAlison Wang 			GPIO_PAR_UART2_U2RXD_U2RXD | GPIO_PAR_UART2_U2TXD_U2TXD);
284*45370e18SAlison Wang 		break;
285*45370e18SAlison Wang 	case 3:
286*45370e18SAlison Wang 		/* UART3 */
287*45370e18SAlison Wang 		out_8(&pm->pmcr0, 27);
288*45370e18SAlison Wang 		clrbits_8(&gpio->par_dspi0,
289*45370e18SAlison Wang 			~(GPIO_PAR_DSPI0_SIN_MASK | GPIO_PAR_DSPI0_SOUT_MASK));
290*45370e18SAlison Wang 		setbits_8(&gpio->par_dspi0,
291*45370e18SAlison Wang 			GPIO_PAR_DSPI0_SIN_U3RXD | GPIO_PAR_DSPI0_SOUT_U3TXD);
292*45370e18SAlison Wang 		break;
293*45370e18SAlison Wang 	case 4:
294*45370e18SAlison Wang 		/* UART4 */
295*45370e18SAlison Wang 		out_8(&pm->pmcr1, 24);
296*45370e18SAlison Wang 		clrbits_8(&gpio->par_uart0,
297*45370e18SAlison Wang 			~(GPIO_PAR_UART0_U0CTS_MASK | GPIO_PAR_UART0_U0RTS_MASK));
298*45370e18SAlison Wang 		setbits_8(&gpio->par_uart0,
299*45370e18SAlison Wang 			GPIO_PAR_UART0_U0CTS_U4TXD | GPIO_PAR_UART0_U0RTS_U4RXD);
300*45370e18SAlison Wang 		break;
301*45370e18SAlison Wang 	case 5:
302*45370e18SAlison Wang 		/* UART5 */
303*45370e18SAlison Wang 		out_8(&pm->pmcr1, 25);
304*45370e18SAlison Wang 		clrbits_8(&gpio->par_uart1,
305*45370e18SAlison Wang 			~(GPIO_PAR_UART1_U1CTS_MASK | GPIO_PAR_UART1_U1RTS_MASK));
306*45370e18SAlison Wang 		setbits_8(&gpio->par_uart1,
307*45370e18SAlison Wang 			GPIO_PAR_UART1_U1CTS_U5TXD | GPIO_PAR_UART1_U1RTS_U5RXD);
308*45370e18SAlison Wang 		break;
309*45370e18SAlison Wang 	case 6:
310*45370e18SAlison Wang 		/* UART6 */
311*45370e18SAlison Wang 		out_8(&pm->pmcr1, 26);
312*45370e18SAlison Wang 		clrbits_8(&gpio->par_uart2,
313*45370e18SAlison Wang 			~(GPIO_PAR_UART2_U2CTS_MASK | GPIO_PAR_UART2_U2RTS_MASK));
314*45370e18SAlison Wang 		setbits_8(&gpio->par_uart2,
315*45370e18SAlison Wang 			GPIO_PAR_UART2_U2CTS_U6TXD | GPIO_PAR_UART2_U2RTS_U6RXD);
316*45370e18SAlison Wang 		break;
317*45370e18SAlison Wang 	case 7:
318*45370e18SAlison Wang 		/* UART7 */
319*45370e18SAlison Wang 		out_8(&pm->pmcr1, 27);
320*45370e18SAlison Wang 		clrbits_8(&gpio->par_ssi0h, ~GPIO_PAR_SSI0H_RXD_MASK);
321*45370e18SAlison Wang 		clrbits_8(&gpio->par_ssi0l, ~GPIO_PAR_SSI0L_BCLK_MASK);
322*45370e18SAlison Wang 		setbits_8(&gpio->par_ssi0h, GPIO_PAR_SSI0H_FS_U7TXD);
323*45370e18SAlison Wang 		setbits_8(&gpio->par_ssi0l, GPIO_PAR_SSI0L_BCLK_U7RXD);
324*45370e18SAlison Wang 		break;
325*45370e18SAlison Wang 	case 8:
326*45370e18SAlison Wang 		/* UART8 */
327*45370e18SAlison Wang 		out_8(&pm->pmcr0, 28);
328*45370e18SAlison Wang 		clrbits_8(&gpio->par_cani2c,
329*45370e18SAlison Wang 			~(GPIO_PAR_CANI2C_I2C0SCL_MASK | GPIO_PAR_CANI2C_I2C0SDA_MASK));
330*45370e18SAlison Wang 		setbits_8(&gpio->par_cani2c,
331*45370e18SAlison Wang 			GPIO_PAR_CANI2C_I2C0SCL_U8TXD | GPIO_PAR_CANI2C_I2C0SDA_U8RXD);
332*45370e18SAlison Wang 		break;
333*45370e18SAlison Wang 	case 9:
334*45370e18SAlison Wang 		/* UART9 */
335*45370e18SAlison Wang 		out_8(&pm->pmcr1, 29);
336*45370e18SAlison Wang 		clrbits_8(&gpio->par_cani2c,
337*45370e18SAlison Wang 			~(GPIO_PAR_CANI2C_CAN1TX_MASK | GPIO_PAR_CANI2C_CAN1RX_MASK));
338*45370e18SAlison Wang 		setbits_8(&gpio->par_cani2c,
339*45370e18SAlison Wang 			GPIO_PAR_CANI2C_CAN1TX_U9TXD | GPIO_PAR_CANI2C_CAN1RX_U9RXD);
340*45370e18SAlison Wang 		break;
341*45370e18SAlison Wang #endif
342*45370e18SAlison Wang #ifdef CONFIG_MCF5445x
343a4145534SPeter Tyser 	case 0:
344198cafbfSAlison Wang 		clrbits_8(&gpio->par_uart,
345198cafbfSAlison Wang 			GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD);
346198cafbfSAlison Wang 		setbits_8(&gpio->par_uart,
347198cafbfSAlison Wang 			GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD);
348a4145534SPeter Tyser 		break;
349a4145534SPeter Tyser 	case 1:
350a4145534SPeter Tyser #ifdef CONFIG_SYS_UART1_PRI_GPIO
351198cafbfSAlison Wang 		clrbits_8(&gpio->par_uart,
352198cafbfSAlison Wang 			GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD);
353198cafbfSAlison Wang 		setbits_8(&gpio->par_uart,
354198cafbfSAlison Wang 			GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD);
355a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART1_ALT1_GPIO)
356198cafbfSAlison Wang 		clrbits_be16(&gpio->par_ssi,
357198cafbfSAlison Wang 			~(GPIO_PAR_SSI_SRXD_UNMASK | GPIO_PAR_SSI_STXD_UNMASK));
358198cafbfSAlison Wang 		setbits_be16(&gpio->par_ssi,
359198cafbfSAlison Wang 			GPIO_PAR_SSI_SRXD_U1RXD | GPIO_PAR_SSI_STXD_U1TXD);
360a4145534SPeter Tyser #endif
361a4145534SPeter Tyser 		break;
362a4145534SPeter Tyser 	case 2:
363a4145534SPeter Tyser #if defined(CONFIG_SYS_UART2_ALT1_GPIO)
364198cafbfSAlison Wang 		clrbits_8(&gpio->par_timer,
365198cafbfSAlison Wang 			~(GPIO_PAR_TIMER_T3IN_UNMASK | GPIO_PAR_TIMER_T2IN_UNMASK));
366198cafbfSAlison Wang 		setbits_8(&gpio->par_timer,
367198cafbfSAlison Wang 			GPIO_PAR_TIMER_T3IN_U2RXD | GPIO_PAR_TIMER_T2IN_U2TXD);
368a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART2_ALT2_GPIO)
369198cafbfSAlison Wang 		clrbits_8(&gpio->par_timer,
370198cafbfSAlison Wang 			~(GPIO_PAR_FECI2C_SCL_UNMASK | GPIO_PAR_FECI2C_SDA_UNMASK));
371198cafbfSAlison Wang 		setbits_8(&gpio->par_timer,
372198cafbfSAlison Wang 			GPIO_PAR_FECI2C_SCL_U2TXD | GPIO_PAR_FECI2C_SDA_U2RXD);
373a4145534SPeter Tyser #endif
374a4145534SPeter Tyser 		break;
375*45370e18SAlison Wang #endif	/* CONFIG_MCF5445x */
376a4145534SPeter Tyser 	}
377a4145534SPeter Tyser }
378a4145534SPeter Tyser 
379a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
380a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear)
381a4145534SPeter Tyser {
382198cafbfSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
383a4145534SPeter Tyser 	struct fec_info_s *info = (struct fec_info_s *)dev->priv;
384a4145534SPeter Tyser 
385*45370e18SAlison Wang #ifdef CONFIG_MCF5445x
386a4145534SPeter Tyser 	if (setclear) {
387ae490997SWolfgang Wegner #ifdef CONFIG_SYS_FEC_NO_SHARED_PHY
388ae490997SWolfgang Wegner 		if (info->iobase == CONFIG_SYS_FEC0_IOBASE)
389198cafbfSAlison Wang 			setbits_be16(&gpio->par_feci2c,
390198cafbfSAlison Wang 				GPIO_PAR_FECI2C_MDC0_MDC0 |
391ae490997SWolfgang Wegner 				GPIO_PAR_FECI2C_MDIO0_MDIO0);
392ae490997SWolfgang Wegner 		else
393198cafbfSAlison Wang 			setbits_be16(&gpio->par_feci2c,
394198cafbfSAlison Wang 				GPIO_PAR_FECI2C_MDC1_MDC1 |
395ae490997SWolfgang Wegner 				GPIO_PAR_FECI2C_MDIO1_MDIO1);
396ae490997SWolfgang Wegner #else
397198cafbfSAlison Wang 		setbits_be16(&gpio->par_feci2c,
398198cafbfSAlison Wang 			GPIO_PAR_FECI2C_MDC0_MDC0 | GPIO_PAR_FECI2C_MDIO0_MDIO0);
399ae490997SWolfgang Wegner #endif
400a4145534SPeter Tyser 
401a4145534SPeter Tyser 		if (info->iobase == CONFIG_SYS_FEC0_IOBASE)
402198cafbfSAlison Wang 			setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC0_RMII_GPIO);
403a4145534SPeter Tyser 		else
404198cafbfSAlison Wang 			setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC1_RMII_ATA);
405a4145534SPeter Tyser 	} else {
406198cafbfSAlison Wang 		clrbits_be16(&gpio->par_feci2c,
407198cafbfSAlison Wang 			GPIO_PAR_FECI2C_MDC0_MDC0 | GPIO_PAR_FECI2C_MDIO0_MDIO0);
408a4145534SPeter Tyser 
409adf55679SWolfgang Wegner 		if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
410adf55679SWolfgang Wegner #ifdef CONFIG_SYS_FEC_FULL_MII
411198cafbfSAlison Wang 			setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC0_MII);
412adf55679SWolfgang Wegner #else
413198cafbfSAlison Wang 			clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC0_UNMASK);
414adf55679SWolfgang Wegner #endif
415adf55679SWolfgang Wegner 		} else {
416adf55679SWolfgang Wegner #ifdef CONFIG_SYS_FEC_FULL_MII
417198cafbfSAlison Wang 			setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC1_MII);
418adf55679SWolfgang Wegner #else
419198cafbfSAlison Wang 			clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC1_UNMASK);
420adf55679SWolfgang Wegner #endif
421adf55679SWolfgang Wegner 		}
422a4145534SPeter Tyser 	}
423*45370e18SAlison Wang #endif	/* CONFIG_MCF5445x */
424*45370e18SAlison Wang 
425*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
426*45370e18SAlison Wang 	if (setclear) {
427*45370e18SAlison Wang 		out_8(&gpio->par_fec, 0x03);
428*45370e18SAlison Wang 		out_8(&gpio->srcr_fec, 0x0F);
429*45370e18SAlison Wang 		clrsetbits_8(&gpio->par_simp0h, ~GPIO_PAR_SIMP0H_DAT_MASK,
430*45370e18SAlison Wang 			GPIO_PAR_SIMP0H_DAT_GPIO);
431*45370e18SAlison Wang 		clrsetbits_8(&gpio->pddr_g, ~GPIO_PDDR_G4_MASK,
432*45370e18SAlison Wang 			GPIO_PDDR_G4_OUTPUT);
433*45370e18SAlison Wang 		clrbits_8(&gpio->podr_g, ~GPIO_PODR_G4_MASK);
434*45370e18SAlison Wang 
435*45370e18SAlison Wang 	} else
436*45370e18SAlison Wang 		clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC_MASK);
437*45370e18SAlison Wang #endif
438a4145534SPeter Tyser 	return 0;
439a4145534SPeter Tyser }
440a4145534SPeter Tyser #endif
441a4145534SPeter Tyser 
442a4145534SPeter Tyser #ifdef CONFIG_CF_DSPI
443a4145534SPeter Tyser void cfspi_port_conf(void)
444a4145534SPeter Tyser {
445198cafbfSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
446a4145534SPeter Tyser 
447*45370e18SAlison Wang #ifdef CONFIG_MCF5445x
448198cafbfSAlison Wang 	out_8(&gpio->par_dspi,
449198cafbfSAlison Wang 		GPIO_PAR_DSPI_SIN_SIN |
450198cafbfSAlison Wang 		GPIO_PAR_DSPI_SOUT_SOUT |
451198cafbfSAlison Wang 		GPIO_PAR_DSPI_SCK_SCK);
452*45370e18SAlison Wang #endif
453*45370e18SAlison Wang 
454*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
455*45370e18SAlison Wang 	pm_t *pm = (pm_t *) MMAP_PM;
456*45370e18SAlison Wang 
457*45370e18SAlison Wang 	out_8(&gpio->par_dspi0,
458*45370e18SAlison Wang 		GPIO_PAR_DSPI0_SIN_DSPI0SIN | GPIO_PAR_DSPI0_SOUT_DSPI0SOUT |
459*45370e18SAlison Wang 		GPIO_PAR_DSPI0_SCK_DSPI0SCK);
460*45370e18SAlison Wang 	out_8(&gpio->srcr_dspiow, 3);
461*45370e18SAlison Wang 
462*45370e18SAlison Wang 	/* DSPI0 */
463*45370e18SAlison Wang 	out_8(&pm->pmcr0, 23);
464*45370e18SAlison Wang #endif
465a4145534SPeter Tyser }
466a4145534SPeter Tyser 
467a4145534SPeter Tyser int cfspi_claim_bus(uint bus, uint cs)
468a4145534SPeter Tyser {
469198cafbfSAlison Wang 	dspi_t *dspi = (dspi_t *) MMAP_DSPI;
470198cafbfSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
471a4145534SPeter Tyser 
472198cafbfSAlison Wang 	if ((in_be32(&dspi->sr) & DSPI_SR_TXRXS) != DSPI_SR_TXRXS)
473a4145534SPeter Tyser 		return -1;
474a4145534SPeter Tyser 
475a4145534SPeter Tyser 	/* Clear FIFO and resume transfer */
476198cafbfSAlison Wang 	clrbits_be32(&dspi->mcr, DSPI_MCR_CTXF | DSPI_MCR_CRXF);
477a4145534SPeter Tyser 
478*45370e18SAlison Wang #ifdef CONFIG_MCF5445x
479a4145534SPeter Tyser 	switch (cs) {
480a4145534SPeter Tyser 	case 0:
481198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0);
482198cafbfSAlison Wang 		setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0);
483a4145534SPeter Tyser 		break;
484a4145534SPeter Tyser 	case 1:
485198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1);
486198cafbfSAlison Wang 		setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1);
487a4145534SPeter Tyser 		break;
488a4145534SPeter Tyser 	case 2:
489198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2);
490198cafbfSAlison Wang 		setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2);
491a4145534SPeter Tyser 		break;
492e9b43caeSWolfgang Wegner 	case 3:
493198cafbfSAlison Wang 		clrbits_8(&gpio->par_dma, ~GPIO_PAR_DMA_DACK0_UNMASK);
494198cafbfSAlison Wang 		setbits_8(&gpio->par_dma, GPIO_PAR_DMA_DACK0_PCS3);
495e9b43caeSWolfgang Wegner 		break;
496a4145534SPeter Tyser 	case 5:
497198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5);
498198cafbfSAlison Wang 		setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5);
499a4145534SPeter Tyser 		break;
500a4145534SPeter Tyser 	}
501*45370e18SAlison Wang #endif
502*45370e18SAlison Wang 
503*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
504*45370e18SAlison Wang 	switch (cs) {
505*45370e18SAlison Wang 	case 0:
506*45370e18SAlison Wang 		clrbits_8(&gpio->par_dspi0, ~GPIO_PAR_DSPI0_PCS0_MASK);
507*45370e18SAlison Wang 		setbits_8(&gpio->par_dspi0, GPIO_PAR_DSPI0_PCS0_DSPI0PCS0);
508*45370e18SAlison Wang 		break;
509*45370e18SAlison Wang 	case 1:
510*45370e18SAlison Wang 		clrbits_8(&gpio->par_dspiow, GPIO_PAR_DSPIOW_DSPI0PSC1);
511*45370e18SAlison Wang 		setbits_8(&gpio->par_dspiow, GPIO_PAR_DSPIOW_DSPI0PSC1);
512*45370e18SAlison Wang 		break;
513*45370e18SAlison Wang 	}
514*45370e18SAlison Wang #endif
515a4145534SPeter Tyser 
516a4145534SPeter Tyser 	return 0;
517a4145534SPeter Tyser }
518a4145534SPeter Tyser 
519a4145534SPeter Tyser void cfspi_release_bus(uint bus, uint cs)
520a4145534SPeter Tyser {
521198cafbfSAlison Wang 	dspi_t *dspi = (dspi_t *) MMAP_DSPI;
522198cafbfSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
523a4145534SPeter Tyser 
524198cafbfSAlison Wang 	/* Clear FIFO */
525198cafbfSAlison Wang 	clrbits_be32(&dspi->mcr, DSPI_MCR_CTXF | DSPI_MCR_CRXF);
526a4145534SPeter Tyser 
527*45370e18SAlison Wang #ifdef CONFIG_MCF5445x
528a4145534SPeter Tyser 	switch (cs) {
529a4145534SPeter Tyser 	case 0:
530198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0);
531a4145534SPeter Tyser 		break;
532a4145534SPeter Tyser 	case 1:
533198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1);
534a4145534SPeter Tyser 		break;
535a4145534SPeter Tyser 	case 2:
536198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2);
537a4145534SPeter Tyser 		break;
538e9b43caeSWolfgang Wegner 	case 3:
539198cafbfSAlison Wang 		clrbits_8(&gpio->par_dma, ~GPIO_PAR_DMA_DACK0_UNMASK);
540e9b43caeSWolfgang Wegner 		break;
541a4145534SPeter Tyser 	case 5:
542198cafbfSAlison Wang 		clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5);
543a4145534SPeter Tyser 		break;
544a4145534SPeter Tyser 	}
545*45370e18SAlison Wang #endif
546*45370e18SAlison Wang 
547*45370e18SAlison Wang #ifdef CONFIG_MCF5441x
548*45370e18SAlison Wang 	if (cs == 1)
549*45370e18SAlison Wang 		clrbits_8(&gpio->par_dspiow, GPIO_PAR_DSPIOW_DSPI0PSC1);
550*45370e18SAlison Wang #endif
551a4145534SPeter Tyser }
552a4145534SPeter Tyser #endif
553