1a4145534SPeter Tyser /* 2a4145534SPeter Tyser * 3a4145534SPeter Tyser * (C) Copyright 2000-2003 4a4145534SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 5a4145534SPeter Tyser * 6198cafbfSAlison Wang * (C) Copyright 2004-2007, 2012 Freescale Semiconductor, Inc. 7a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 8a4145534SPeter Tyser * 9a4145534SPeter Tyser * See file CREDITS for list of people who contributed to this 10a4145534SPeter Tyser * project. 11a4145534SPeter Tyser * 12a4145534SPeter Tyser * This program is free software; you can redistribute it and/or 13a4145534SPeter Tyser * modify it under the terms of the GNU General Public License as 14a4145534SPeter Tyser * published by the Free Software Foundation; either version 2 of 15a4145534SPeter Tyser * the License, or (at your option) any later version. 16a4145534SPeter Tyser * 17a4145534SPeter Tyser * This program is distributed in the hope that it will be useful, 18a4145534SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 19a4145534SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20a4145534SPeter Tyser * GNU General Public License for more details. 21a4145534SPeter Tyser * 22a4145534SPeter Tyser * You should have received a copy of the GNU General Public License 23a4145534SPeter Tyser * along with this program; if not, write to the Free Software 24a4145534SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25a4145534SPeter Tyser * MA 02111-1307 USA 26a4145534SPeter Tyser */ 27a4145534SPeter Tyser 28a4145534SPeter Tyser #include <common.h> 29a4145534SPeter Tyser #include <watchdog.h> 30a4145534SPeter Tyser #include <asm/immap.h> 31a4145534SPeter Tyser #include <asm/processor.h> 32a4145534SPeter Tyser #include <asm/rtc.h> 33198cafbfSAlison Wang #include <asm/io.h> 34*2b05593dSMarek Vasut #include <linux/compiler.h> 35a4145534SPeter Tyser 36a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 37a4145534SPeter Tyser #include <config.h> 38a4145534SPeter Tyser #include <net.h> 39a4145534SPeter Tyser #include <asm/fec.h> 40a4145534SPeter Tyser #endif 41a4145534SPeter Tyser 42a4145534SPeter Tyser /* 43a4145534SPeter Tyser * Breath some life into the CPU... 44a4145534SPeter Tyser * 45a4145534SPeter Tyser * Set up the memory map, 46a4145534SPeter Tyser * initialize a bunch of registers, 47a4145534SPeter Tyser * initialize the UPM's 48a4145534SPeter Tyser */ 49a4145534SPeter Tyser void cpu_init_f(void) 50a4145534SPeter Tyser { 51198cafbfSAlison Wang scm1_t *scm1 = (scm1_t *) MMAP_SCM1; 52198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 53*2b05593dSMarek Vasut fbcs_t *fbcs __maybe_unused = (fbcs_t *) MMAP_FBCS; 54a4145534SPeter Tyser 55198cafbfSAlison Wang out_be32(&scm1->mpr, 0x77777777); 56198cafbfSAlison Wang out_be32(&scm1->pacra, 0); 57198cafbfSAlison Wang out_be32(&scm1->pacrb, 0); 58198cafbfSAlison Wang out_be32(&scm1->pacrc, 0); 59198cafbfSAlison Wang out_be32(&scm1->pacrd, 0); 60198cafbfSAlison Wang out_be32(&scm1->pacre, 0); 61198cafbfSAlison Wang out_be32(&scm1->pacrf, 0); 62198cafbfSAlison Wang out_be32(&scm1->pacrg, 0); 63a4145534SPeter Tyser 64a4145534SPeter Tyser /* FlexBus */ 65198cafbfSAlison Wang out_8(&gpio->par_be, 66198cafbfSAlison Wang GPIO_PAR_BE_BE3_BE3 | GPIO_PAR_BE_BE2_BE2 | 67198cafbfSAlison Wang GPIO_PAR_BE_BE1_BE1 | GPIO_PAR_BE_BE0_BE0); 68198cafbfSAlison Wang out_8(&gpio->par_fbctl, 69198cafbfSAlison Wang GPIO_PAR_FBCTL_OE | GPIO_PAR_FBCTL_TA_TA | 70198cafbfSAlison Wang GPIO_PAR_FBCTL_RW_RW | GPIO_PAR_FBCTL_TS_TS); 71a4145534SPeter Tyser 72a4145534SPeter Tyser #if !defined(CONFIG_CF_SBF) 73a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL)) 74198cafbfSAlison Wang out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE); 75198cafbfSAlison Wang out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL); 76198cafbfSAlison Wang out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK); 77a4145534SPeter Tyser #endif 78a4145534SPeter Tyser #endif 79a4145534SPeter Tyser 80a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL)) 81a4145534SPeter Tyser /* Latch chipselect */ 82198cafbfSAlison Wang out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE); 83198cafbfSAlison Wang out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL); 84198cafbfSAlison Wang out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK); 85a4145534SPeter Tyser #endif 86a4145534SPeter Tyser 87a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL)) 88198cafbfSAlison Wang out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE); 89198cafbfSAlison Wang out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL); 90198cafbfSAlison Wang out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK); 91a4145534SPeter Tyser #endif 92a4145534SPeter Tyser 93a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL)) 94198cafbfSAlison Wang out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE); 95198cafbfSAlison Wang out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL); 96198cafbfSAlison Wang out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK); 97a4145534SPeter Tyser #endif 98a4145534SPeter Tyser 99a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL)) 100198cafbfSAlison Wang out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE); 101198cafbfSAlison Wang out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL); 102198cafbfSAlison Wang out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK); 103a4145534SPeter Tyser #endif 104a4145534SPeter Tyser 105a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL)) 106198cafbfSAlison Wang out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE); 107198cafbfSAlison Wang out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL); 108198cafbfSAlison Wang out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK); 109a4145534SPeter Tyser #endif 110a4145534SPeter Tyser 111a4145534SPeter Tyser /* 112a4145534SPeter Tyser * now the flash base address is no longer at 0 (Newer ColdFire family 113a4145534SPeter Tyser * boot at address 0 instead of 0xFFnn_nnnn). The vector table must 114a4145534SPeter Tyser * also move to the new location. 115a4145534SPeter Tyser */ 116a4145534SPeter Tyser if (CONFIG_SYS_CS0_BASE != 0) 117a4145534SPeter Tyser setvbr(CONFIG_SYS_CS0_BASE); 118a4145534SPeter Tyser 119a4145534SPeter Tyser #ifdef CONFIG_FSL_I2C 120198cafbfSAlison Wang out_be16(&gpio->par_feci2c, 121198cafbfSAlison Wang GPIO_PAR_FECI2C_SCL_SCL | GPIO_PAR_FECI2C_SDA_SDA); 122a4145534SPeter Tyser #endif 123a4145534SPeter Tyser 124a4145534SPeter Tyser icache_enable(); 125a4145534SPeter Tyser } 126a4145534SPeter Tyser 127a4145534SPeter Tyser /* 128a4145534SPeter Tyser * initialize higher level parts of CPU like timers 129a4145534SPeter Tyser */ 130a4145534SPeter Tyser int cpu_init_r(void) 131a4145534SPeter Tyser { 132a4145534SPeter Tyser #ifdef CONFIG_MCFRTC 133198cafbfSAlison Wang rtc_t *rtc = (rtc_t *)(CONFIG_SYS_MCFRTC_BASE); 134198cafbfSAlison Wang rtcex_t *rtcex = (rtcex_t *)&rtc->extended; 135a4145534SPeter Tyser 136198cafbfSAlison Wang out_be32(&rtcex->gocu, (CONFIG_SYS_RTC_OSCILLATOR >> 16) & 0xffff); 137198cafbfSAlison Wang out_be32(&rtcex->gocl, CONFIG_SYS_RTC_OSCILLATOR & 0xffff); 138a4145534SPeter Tyser #endif 139a4145534SPeter Tyser 140a4145534SPeter Tyser return (0); 141a4145534SPeter Tyser } 142a4145534SPeter Tyser 143a4145534SPeter Tyser void uart_port_conf(int port) 144a4145534SPeter Tyser { 145198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 146a4145534SPeter Tyser 147a4145534SPeter Tyser /* Setup Ports: */ 148a4145534SPeter Tyser switch (port) { 149a4145534SPeter Tyser case 0: 150198cafbfSAlison Wang clrbits_8(&gpio->par_uart, 151198cafbfSAlison Wang GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD); 152198cafbfSAlison Wang setbits_8(&gpio->par_uart, 153198cafbfSAlison Wang GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD); 154a4145534SPeter Tyser break; 155a4145534SPeter Tyser case 1: 156a4145534SPeter Tyser #ifdef CONFIG_SYS_UART1_PRI_GPIO 157198cafbfSAlison Wang clrbits_8(&gpio->par_uart, 158198cafbfSAlison Wang GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD); 159198cafbfSAlison Wang setbits_8(&gpio->par_uart, 160198cafbfSAlison Wang GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD); 161a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART1_ALT1_GPIO) 162198cafbfSAlison Wang clrbits_be16(&gpio->par_ssi, 163198cafbfSAlison Wang ~(GPIO_PAR_SSI_SRXD_UNMASK | GPIO_PAR_SSI_STXD_UNMASK)); 164198cafbfSAlison Wang setbits_be16(&gpio->par_ssi, 165198cafbfSAlison Wang GPIO_PAR_SSI_SRXD_U1RXD | GPIO_PAR_SSI_STXD_U1TXD); 166a4145534SPeter Tyser #endif 167a4145534SPeter Tyser break; 168a4145534SPeter Tyser case 2: 169a4145534SPeter Tyser #if defined(CONFIG_SYS_UART2_ALT1_GPIO) 170198cafbfSAlison Wang clrbits_8(&gpio->par_timer, 171198cafbfSAlison Wang ~(GPIO_PAR_TIMER_T3IN_UNMASK | GPIO_PAR_TIMER_T2IN_UNMASK)); 172198cafbfSAlison Wang setbits_8(&gpio->par_timer, 173198cafbfSAlison Wang GPIO_PAR_TIMER_T3IN_U2RXD | GPIO_PAR_TIMER_T2IN_U2TXD); 174a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART2_ALT2_GPIO) 175198cafbfSAlison Wang clrbits_8(&gpio->par_timer, 176198cafbfSAlison Wang ~(GPIO_PAR_FECI2C_SCL_UNMASK | GPIO_PAR_FECI2C_SDA_UNMASK)); 177198cafbfSAlison Wang setbits_8(&gpio->par_timer, 178198cafbfSAlison Wang GPIO_PAR_FECI2C_SCL_U2TXD | GPIO_PAR_FECI2C_SDA_U2RXD); 179a4145534SPeter Tyser #endif 180a4145534SPeter Tyser break; 181a4145534SPeter Tyser } 182a4145534SPeter Tyser } 183a4145534SPeter Tyser 184a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 185a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 186a4145534SPeter Tyser { 187198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 188a4145534SPeter Tyser struct fec_info_s *info = (struct fec_info_s *)dev->priv; 189a4145534SPeter Tyser 190a4145534SPeter Tyser if (setclear) { 191ae490997SWolfgang Wegner #ifdef CONFIG_SYS_FEC_NO_SHARED_PHY 192ae490997SWolfgang Wegner if (info->iobase == CONFIG_SYS_FEC0_IOBASE) 193198cafbfSAlison Wang setbits_be16(&gpio->par_feci2c, 194198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC0_MDC0 | 195ae490997SWolfgang Wegner GPIO_PAR_FECI2C_MDIO0_MDIO0); 196ae490997SWolfgang Wegner else 197198cafbfSAlison Wang setbits_be16(&gpio->par_feci2c, 198198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC1_MDC1 | 199ae490997SWolfgang Wegner GPIO_PAR_FECI2C_MDIO1_MDIO1); 200ae490997SWolfgang Wegner #else 201198cafbfSAlison Wang setbits_be16(&gpio->par_feci2c, 202198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC0_MDC0 | GPIO_PAR_FECI2C_MDIO0_MDIO0); 203ae490997SWolfgang Wegner #endif 204a4145534SPeter Tyser 205a4145534SPeter Tyser if (info->iobase == CONFIG_SYS_FEC0_IOBASE) 206198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC0_RMII_GPIO); 207a4145534SPeter Tyser else 208198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC1_RMII_ATA); 209a4145534SPeter Tyser } else { 210198cafbfSAlison Wang clrbits_be16(&gpio->par_feci2c, 211198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC0_MDC0 | GPIO_PAR_FECI2C_MDIO0_MDIO0); 212a4145534SPeter Tyser 213adf55679SWolfgang Wegner if (info->iobase == CONFIG_SYS_FEC0_IOBASE) { 214adf55679SWolfgang Wegner #ifdef CONFIG_SYS_FEC_FULL_MII 215198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC0_MII); 216adf55679SWolfgang Wegner #else 217198cafbfSAlison Wang clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC0_UNMASK); 218adf55679SWolfgang Wegner #endif 219adf55679SWolfgang Wegner } else { 220adf55679SWolfgang Wegner #ifdef CONFIG_SYS_FEC_FULL_MII 221198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC1_MII); 222adf55679SWolfgang Wegner #else 223198cafbfSAlison Wang clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC1_UNMASK); 224adf55679SWolfgang Wegner #endif 225adf55679SWolfgang Wegner } 226a4145534SPeter Tyser } 227a4145534SPeter Tyser return 0; 228a4145534SPeter Tyser } 229a4145534SPeter Tyser #endif 230a4145534SPeter Tyser 231a4145534SPeter Tyser #ifdef CONFIG_CF_DSPI 232a4145534SPeter Tyser void cfspi_port_conf(void) 233a4145534SPeter Tyser { 234198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 235a4145534SPeter Tyser 236198cafbfSAlison Wang out_8(&gpio->par_dspi, 237198cafbfSAlison Wang GPIO_PAR_DSPI_SIN_SIN | 238198cafbfSAlison Wang GPIO_PAR_DSPI_SOUT_SOUT | 239198cafbfSAlison Wang GPIO_PAR_DSPI_SCK_SCK); 240a4145534SPeter Tyser } 241a4145534SPeter Tyser 242a4145534SPeter Tyser int cfspi_claim_bus(uint bus, uint cs) 243a4145534SPeter Tyser { 244198cafbfSAlison Wang dspi_t *dspi = (dspi_t *) MMAP_DSPI; 245198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 246a4145534SPeter Tyser 247198cafbfSAlison Wang if ((in_be32(&dspi->sr) & DSPI_SR_TXRXS) != DSPI_SR_TXRXS) 248a4145534SPeter Tyser return -1; 249a4145534SPeter Tyser 250a4145534SPeter Tyser /* Clear FIFO and resume transfer */ 251198cafbfSAlison Wang clrbits_be32(&dspi->mcr, DSPI_MCR_CTXF | DSPI_MCR_CRXF); 252a4145534SPeter Tyser 253a4145534SPeter Tyser switch (cs) { 254a4145534SPeter Tyser case 0: 255198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0); 256198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0); 257a4145534SPeter Tyser break; 258a4145534SPeter Tyser case 1: 259198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1); 260198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1); 261a4145534SPeter Tyser break; 262a4145534SPeter Tyser case 2: 263198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2); 264198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2); 265a4145534SPeter Tyser break; 266e9b43caeSWolfgang Wegner case 3: 267198cafbfSAlison Wang clrbits_8(&gpio->par_dma, ~GPIO_PAR_DMA_DACK0_UNMASK); 268198cafbfSAlison Wang setbits_8(&gpio->par_dma, GPIO_PAR_DMA_DACK0_PCS3); 269e9b43caeSWolfgang Wegner break; 270a4145534SPeter Tyser case 5: 271198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5); 272198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5); 273a4145534SPeter Tyser break; 274a4145534SPeter Tyser } 275a4145534SPeter Tyser 276a4145534SPeter Tyser return 0; 277a4145534SPeter Tyser } 278a4145534SPeter Tyser 279a4145534SPeter Tyser void cfspi_release_bus(uint bus, uint cs) 280a4145534SPeter Tyser { 281198cafbfSAlison Wang dspi_t *dspi = (dspi_t *) MMAP_DSPI; 282198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 283a4145534SPeter Tyser 284198cafbfSAlison Wang /* Clear FIFO */ 285198cafbfSAlison Wang clrbits_be32(&dspi->mcr, DSPI_MCR_CTXF | DSPI_MCR_CRXF); 286a4145534SPeter Tyser 287a4145534SPeter Tyser switch (cs) { 288a4145534SPeter Tyser case 0: 289198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0); 290a4145534SPeter Tyser break; 291a4145534SPeter Tyser case 1: 292198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1); 293a4145534SPeter Tyser break; 294a4145534SPeter Tyser case 2: 295198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2); 296a4145534SPeter Tyser break; 297e9b43caeSWolfgang Wegner case 3: 298198cafbfSAlison Wang clrbits_8(&gpio->par_dma, ~GPIO_PAR_DMA_DACK0_UNMASK); 299e9b43caeSWolfgang Wegner break; 300a4145534SPeter Tyser case 5: 301198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5); 302a4145534SPeter Tyser break; 303a4145534SPeter Tyser } 304a4145534SPeter Tyser } 305a4145534SPeter Tyser #endif 306