1e77e65dfSangelo@sysam.it /*
2e77e65dfSangelo@sysam.it * (C) Copyright 2014 Angelo Dureghello <angelo@sysam.it>
3e77e65dfSangelo@sysam.it *
4e77e65dfSangelo@sysam.it * SPDX-License-Identifier: GPL-2.0+
5e77e65dfSangelo@sysam.it *
6e77e65dfSangelo@sysam.it */
7e77e65dfSangelo@sysam.it
8e77e65dfSangelo@sysam.it #include <common.h>
9e77e65dfSangelo@sysam.it #include <watchdog.h>
10e77e65dfSangelo@sysam.it #include <asm/immap.h>
11e77e65dfSangelo@sysam.it #include <asm/io.h>
12e77e65dfSangelo@sysam.it
13e77e65dfSangelo@sysam.it #if defined(CONFIG_M5307)
14e77e65dfSangelo@sysam.it /*
15e77e65dfSangelo@sysam.it * Simple mcf5307 chip select module init.
16e77e65dfSangelo@sysam.it *
17e77e65dfSangelo@sysam.it * Note: this chip has an issue reported in the device "errata":
18e77e65dfSangelo@sysam.it * MCF5307ER Rev 4.2 reports @ section 35:
19e77e65dfSangelo@sysam.it * Corrupted Return PC in Exception Stack Frame
20e77e65dfSangelo@sysam.it * When processing an autovectored interrupt an error can occur that
21e77e65dfSangelo@sysam.it * causes 0xFFFFFFFF to be written as the return PC value in the
22e77e65dfSangelo@sysam.it * exception stack frame. The problem is caused by a conflict between
23e77e65dfSangelo@sysam.it * an internal autovector access and a chip select mapped to the IACK
24e77e65dfSangelo@sysam.it * address space (0xFFFFXXXX).
25e77e65dfSangelo@sysam.it * Workaround:
26e77e65dfSangelo@sysam.it * Set the C/I bit in the chip select mask register (CSMR) for the
27e77e65dfSangelo@sysam.it * chip select that is mapped to 0xFFFFXXXX.
28e77e65dfSangelo@sysam.it * This will prevent the chip select from asserting for IACK accesses.
29e77e65dfSangelo@sysam.it */
30e77e65dfSangelo@sysam.it
31e77e65dfSangelo@sysam.it #define MCF5307_SP_ERR_FIX(cs_base, mask) \
32e77e65dfSangelo@sysam.it do { \
33e77e65dfSangelo@sysam.it if (((cs_base<<16)+(in_be32(&mask)&0xffff0000)) >= \
34e77e65dfSangelo@sysam.it 0xffff0000) \
35e77e65dfSangelo@sysam.it setbits_be32(&mask, CSMR_CI); \
36e77e65dfSangelo@sysam.it } while (0)
37e77e65dfSangelo@sysam.it
init_csm(void)38e77e65dfSangelo@sysam.it void init_csm(void)
39e77e65dfSangelo@sysam.it {
40e77e65dfSangelo@sysam.it csm_t *csm = (csm_t *)(MMAP_CSM);
41e77e65dfSangelo@sysam.it
42e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && \
43e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS0_CTRL))
44e77e65dfSangelo@sysam.it out_be16(&csm->csar0, CONFIG_SYS_CS0_BASE);
45e77e65dfSangelo@sysam.it out_be32(&csm->csmr0, CONFIG_SYS_CS0_MASK);
46e77e65dfSangelo@sysam.it out_be16(&csm->cscr0, CONFIG_SYS_CS0_CTRL);
47e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS0_BASE, csm->csmr0);
48e77e65dfSangelo@sysam.it #else
49e77e65dfSangelo@sysam.it #warning "Chip Select 0 are not initialized/used"
50e77e65dfSangelo@sysam.it #endif
51e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && \
52e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS1_CTRL))
53e77e65dfSangelo@sysam.it out_be16(&csm->csar1, CONFIG_SYS_CS1_BASE);
54e77e65dfSangelo@sysam.it out_be32(&csm->csmr1, CONFIG_SYS_CS1_MASK);
55e77e65dfSangelo@sysam.it out_be16(&csm->cscr1, CONFIG_SYS_CS1_CTRL);
56e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS1_BASE, csm->csmr1);
57e77e65dfSangelo@sysam.it #endif
58e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && \
59e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS2_CTRL))
60e77e65dfSangelo@sysam.it out_be16(&csm->csar2, CONFIG_SYS_CS2_BASE);
61e77e65dfSangelo@sysam.it out_be32(&csm->csmr2, CONFIG_SYS_CS2_MASK);
62e77e65dfSangelo@sysam.it out_be16(&csm->cscr2, CONFIG_SYS_CS2_CTRL);
63e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS2_BASE, csm->csmr2);
64e77e65dfSangelo@sysam.it #endif
65e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && \
66e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS3_CTRL))
67e77e65dfSangelo@sysam.it out_be16(&csm->csar3, CONFIG_SYS_CS3_BASE);
68e77e65dfSangelo@sysam.it out_be32(&csm->csmr3, CONFIG_SYS_CS3_MASK);
69e77e65dfSangelo@sysam.it out_be16(&csm->cscr3, CONFIG_SYS_CS3_CTRL);
70e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS3_BASE, csm->csmr3);
71e77e65dfSangelo@sysam.it #endif
72e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && \
73e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS4_CTRL))
74e77e65dfSangelo@sysam.it out_be16(&csm->csar4, CONFIG_SYS_CS4_BASE);
75e77e65dfSangelo@sysam.it out_be32(&csm->csmr4, CONFIG_SYS_CS4_MASK);
76e77e65dfSangelo@sysam.it out_be16(&csm->cscr4, CONFIG_SYS_CS4_CTRL);
77e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS4_BASE, csm->csmr4);
78e77e65dfSangelo@sysam.it #endif
79e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && \
80e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS5_CTRL))
81e77e65dfSangelo@sysam.it out_be16(&csm->csar5, CONFIG_SYS_CS5_BASE);
82e77e65dfSangelo@sysam.it out_be32(&csm->csmr5, CONFIG_SYS_CS5_MASK);
83e77e65dfSangelo@sysam.it out_be16(&csm->cscr5, CONFIG_SYS_CS5_CTRL);
84e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS5_BASE, csm->csmr5);
85e77e65dfSangelo@sysam.it #endif
86e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) && \
87e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS6_CTRL))
88e77e65dfSangelo@sysam.it out_be16(&csm->csar6, CONFIG_SYS_CS6_BASE);
89e77e65dfSangelo@sysam.it out_be32(&csm->csmr6, CONFIG_SYS_CS6_MASK);
90e77e65dfSangelo@sysam.it out_be16(&csm->cscr6, CONFIG_SYS_CS6_CTRL);
91e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS6_BASE, csm->csmr6);
92e77e65dfSangelo@sysam.it #endif
93e77e65dfSangelo@sysam.it #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) && \
94e77e65dfSangelo@sysam.it defined(CONFIG_SYS_CS7_CTRL))
95e77e65dfSangelo@sysam.it out_be16(&csm->csar7, CONFIG_SYS_CS7_BASE);
96e77e65dfSangelo@sysam.it out_be32(&csm->csmr7, CONFIG_SYS_CS7_MASK);
97e77e65dfSangelo@sysam.it out_be16(&csm->cscr7, CONFIG_SYS_CS7_CTRL);
98e77e65dfSangelo@sysam.it MCF5307_SP_ERR_FIX(CONFIG_SYS_CS7_BASE, csm->csmr7);
99e77e65dfSangelo@sysam.it #endif
100e77e65dfSangelo@sysam.it }
101e77e65dfSangelo@sysam.it
102e77e65dfSangelo@sysam.it /*
103e77e65dfSangelo@sysam.it * Set up the memory map and initialize registers
104e77e65dfSangelo@sysam.it */
cpu_init_f(void)105e77e65dfSangelo@sysam.it void cpu_init_f(void)
106e77e65dfSangelo@sysam.it {
107e77e65dfSangelo@sysam.it sim_t *sim = (sim_t *)(MMAP_SIM);
108e77e65dfSangelo@sysam.it
109e77e65dfSangelo@sysam.it out_8(&sim->sypcr, 0x00);
110e77e65dfSangelo@sysam.it out_8(&sim->swivr, 0x0f);
111e77e65dfSangelo@sysam.it out_8(&sim->swsr, 0x00);
112e77e65dfSangelo@sysam.it out_8(&sim->mpark, 0x00);
113e77e65dfSangelo@sysam.it
114e77e65dfSangelo@sysam.it intctrl_t *icr = (intctrl_t *)(MMAP_INTC);
115e77e65dfSangelo@sysam.it
116e77e65dfSangelo@sysam.it /* timer 2 not masked */
117e77e65dfSangelo@sysam.it out_be32(&icr->imr, 0xfffffbff);
118e77e65dfSangelo@sysam.it
119e77e65dfSangelo@sysam.it out_8(&icr->icr0, 0x00); /* sw watchdog */
120e77e65dfSangelo@sysam.it out_8(&icr->icr1, 0x00); /* timer 1 */
121e77e65dfSangelo@sysam.it out_8(&icr->icr2, 0x88); /* timer 2 */
122e77e65dfSangelo@sysam.it out_8(&icr->icr3, 0x00); /* i2c */
123e77e65dfSangelo@sysam.it out_8(&icr->icr4, 0x00); /* uart 0 */
124e77e65dfSangelo@sysam.it out_8(&icr->icr5, 0x00); /* uart 1 */
125e77e65dfSangelo@sysam.it out_8(&icr->icr6, 0x00); /* dma 0 */
126e77e65dfSangelo@sysam.it out_8(&icr->icr7, 0x00); /* dma 1 */
127e77e65dfSangelo@sysam.it out_8(&icr->icr8, 0x00); /* dma 2 */
128e77e65dfSangelo@sysam.it out_8(&icr->icr9, 0x00); /* dma 3 */
129e77e65dfSangelo@sysam.it
130e77e65dfSangelo@sysam.it /* Chipselect Init */
131e77e65dfSangelo@sysam.it init_csm();
132e77e65dfSangelo@sysam.it
133e77e65dfSangelo@sysam.it /* enable data/instruction cache now */
134e77e65dfSangelo@sysam.it icache_enable();
135e77e65dfSangelo@sysam.it }
136e77e65dfSangelo@sysam.it
137e77e65dfSangelo@sysam.it /*
138e77e65dfSangelo@sysam.it * initialize higher level parts of CPU like timers
139e77e65dfSangelo@sysam.it */
cpu_init_r(void)140e77e65dfSangelo@sysam.it int cpu_init_r(void)
141e77e65dfSangelo@sysam.it {
142e77e65dfSangelo@sysam.it return 0;
143e77e65dfSangelo@sysam.it }
144e77e65dfSangelo@sysam.it
uart_port_conf(int port)145*5044c9ccSangelo@sysam.it void uart_port_conf(int port)
146e77e65dfSangelo@sysam.it {
147e77e65dfSangelo@sysam.it }
148e77e65dfSangelo@sysam.it
arch_preboot_os(void)149e77e65dfSangelo@sysam.it void arch_preboot_os(void)
150e77e65dfSangelo@sysam.it {
151e77e65dfSangelo@sysam.it /*
152e77e65dfSangelo@sysam.it * OS can change interrupt offsets and are about to boot the OS so
153e77e65dfSangelo@sysam.it * we need to make sure we disable all async interrupts.
154e77e65dfSangelo@sysam.it */
155e77e65dfSangelo@sysam.it intctrl_t *icr = (intctrl_t *)(MMAP_INTC);
156e77e65dfSangelo@sysam.it
157e77e65dfSangelo@sysam.it out_8(&icr->icr1, 0x00); /* timer 1 */
158e77e65dfSangelo@sysam.it out_8(&icr->icr2, 0x00); /* timer 2 */
159e77e65dfSangelo@sysam.it }
160e77e65dfSangelo@sysam.it #endif
161