1a4145534SPeter Tyser /* 2a4145534SPeter Tyser * (C) Copyright 2003 3a4145534SPeter Tyser * Josef Baumgartner <josef.baumgartner@telex.de> 4a4145534SPeter Tyser * 532dbaafaSAlison Wang * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc. 6a4145534SPeter Tyser * Hayden Fraser (Hayden.Fraser@freescale.com) 7a4145534SPeter Tyser * 8*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9a4145534SPeter Tyser */ 10a4145534SPeter Tyser 11a4145534SPeter Tyser #include <common.h> 12a4145534SPeter Tyser #include <asm/processor.h> 13a4145534SPeter Tyser #include <asm/immap.h> 1432dbaafaSAlison Wang #include <asm/io.h> 15a4145534SPeter Tyser 16a4145534SPeter Tyser DECLARE_GLOBAL_DATA_PTR; 17a4145534SPeter Tyser 18a4145534SPeter Tyser /* get_clocks() fills in gd->cpu_clock and gd->bus_clk */ get_clocks(void)19a4145534SPeter Tyserint get_clocks (void) 20a4145534SPeter Tyser { 21a4145534SPeter Tyser #if defined(CONFIG_M5208) 2232dbaafaSAlison Wang pll_t *pll = (pll_t *) MMAP_PLL; 23a4145534SPeter Tyser 2432dbaafaSAlison Wang out_8(&pll->odr, CONFIG_SYS_PLL_ODR); 2532dbaafaSAlison Wang out_8(&pll->fdr, CONFIG_SYS_PLL_FDR); 26a4145534SPeter Tyser #endif 27a4145534SPeter Tyser 28a4145534SPeter Tyser #if defined(CONFIG_M5249) || defined(CONFIG_M5253) 29a4145534SPeter Tyser volatile unsigned long cpll = mbar2_readLong(MCFSIM_PLLCR); 30a4145534SPeter Tyser unsigned long pllcr; 31a4145534SPeter Tyser 32a4145534SPeter Tyser #ifndef CONFIG_SYS_PLL_BYPASS 33a4145534SPeter Tyser 34a4145534SPeter Tyser #ifdef CONFIG_M5249 35a4145534SPeter Tyser /* Setup the PLL to run at the specified speed */ 36a4145534SPeter Tyser #ifdef CONFIG_SYS_FAST_CLK 37a4145534SPeter Tyser pllcr = 0x925a3100; /* ~140MHz clock (PLL bypass = 0) */ 38a4145534SPeter Tyser #else 39a4145534SPeter Tyser pllcr = 0x135a4140; /* ~72MHz clock (PLL bypass = 0) */ 40a4145534SPeter Tyser #endif 41a4145534SPeter Tyser #endif /* CONFIG_M5249 */ 42a4145534SPeter Tyser 43a4145534SPeter Tyser #ifdef CONFIG_M5253 44a4145534SPeter Tyser pllcr = CONFIG_SYS_PLLCR; 45a4145534SPeter Tyser #endif /* CONFIG_M5253 */ 46a4145534SPeter Tyser 47a4145534SPeter Tyser cpll = cpll & 0xfffffffe; /* Set PLL bypass mode = 0 (PSTCLK = crystal) */ 48a4145534SPeter Tyser mbar2_writeLong(MCFSIM_PLLCR, cpll); /* Set the PLL to bypass mode (PSTCLK = crystal) */ 49a4145534SPeter Tyser mbar2_writeLong(MCFSIM_PLLCR, pllcr); /* set the clock speed */ 50a4145534SPeter Tyser pllcr ^= 0x00000001; /* Set pll bypass to 1 */ 51a4145534SPeter Tyser mbar2_writeLong(MCFSIM_PLLCR, pllcr); /* Start locking (pll bypass = 1) */ 52a4145534SPeter Tyser udelay(0x20); /* Wait for a lock ... */ 53a4145534SPeter Tyser #endif /* #ifndef CONFIG_SYS_PLL_BYPASS */ 54a4145534SPeter Tyser 55a4145534SPeter Tyser #endif /* CONFIG_M5249 || CONFIG_M5253 */ 56a4145534SPeter Tyser 57a4145534SPeter Tyser #if defined(CONFIG_M5275) 5832dbaafaSAlison Wang pll_t *pll = (pll_t *)(MMAP_PLL); 59a4145534SPeter Tyser 60a4145534SPeter Tyser /* Setup PLL */ 6132dbaafaSAlison Wang out_be32(&pll->syncr, 0x01080000); 6232dbaafaSAlison Wang while (!(in_be32(&pll->synsr) & FMPLL_SYNSR_LOCK)) 63a4145534SPeter Tyser ; 6432dbaafaSAlison Wang out_be32(&pll->syncr, 0x01000000); 6532dbaafaSAlison Wang while (!(in_be32(&pll->synsr) & FMPLL_SYNSR_LOCK)) 66a4145534SPeter Tyser ; 67a4145534SPeter Tyser #endif 68a4145534SPeter Tyser 69a4145534SPeter Tyser gd->cpu_clk = CONFIG_SYS_CLK; 70a4145534SPeter Tyser #if defined(CONFIG_M5208) || defined(CONFIG_M5249) || defined(CONFIG_M5253) || \ 71a4145534SPeter Tyser defined(CONFIG_M5271) || defined(CONFIG_M5275) 72a4145534SPeter Tyser gd->bus_clk = gd->cpu_clk / 2; 73a4145534SPeter Tyser #else 74a4145534SPeter Tyser gd->bus_clk = gd->cpu_clk; 75a4145534SPeter Tyser #endif 76a4145534SPeter Tyser 7700f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C_FSL 78609e6ec3SSimon Glass gd->arch.i2c1_clk = gd->bus_clk; 7900f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C2_FSL_OFFSET 80609e6ec3SSimon Glass gd->arch.i2c2_clk = gd->bus_clk; 81a4145534SPeter Tyser #endif 82a4145534SPeter Tyser #endif 83a4145534SPeter Tyser 84a4145534SPeter Tyser return (0); 85a4145534SPeter Tyser } 86