1a4145534SPeter Tyser /* 2a4145534SPeter Tyser * (C) Copyright 2000-2004 3a4145534SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4a4145534SPeter Tyser * 5*32dbaafaSAlison Wang * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc. 6a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 7a4145534SPeter Tyser * 8a4145534SPeter Tyser * See file CREDITS for list of people who contributed to this 9a4145534SPeter Tyser * project. 10a4145534SPeter Tyser * 11a4145534SPeter Tyser * This program is free software; you can redistribute it and/or 12a4145534SPeter Tyser * modify it under the terms of the GNU General Public License as 13a4145534SPeter Tyser * published by the Free Software Foundation; either version 2 of 14a4145534SPeter Tyser * the License, or (at your option) any later version. 15a4145534SPeter Tyser * 16a4145534SPeter Tyser * This program is distributed in the hope that it will be useful, 17a4145534SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 18a4145534SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19a4145534SPeter Tyser * GNU General Public License for more details. 20a4145534SPeter Tyser * 21a4145534SPeter Tyser * You should have received a copy of the GNU General Public License 22a4145534SPeter Tyser * along with this program; if not, write to the Free Software 23a4145534SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 24a4145534SPeter Tyser * MA 02111-1307 USA 25a4145534SPeter Tyser */ 26a4145534SPeter Tyser 27a4145534SPeter Tyser #include <common.h> 28a4145534SPeter Tyser #include <watchdog.h> 29a4145534SPeter Tyser #include <asm/processor.h> 30a4145534SPeter Tyser #include <asm/immap.h> 31*32dbaafaSAlison Wang #include <asm/io.h> 32a4145534SPeter Tyser 33a4145534SPeter Tyser #ifdef CONFIG_M5272 34a4145534SPeter Tyser int interrupt_init(void) 35a4145534SPeter Tyser { 36*32dbaafaSAlison Wang intctrl_t *intp = (intctrl_t *) (MMAP_INTC); 37a4145534SPeter Tyser 38a4145534SPeter Tyser /* disable all external interrupts */ 39*32dbaafaSAlison Wang out_be32(&intp->int_icr1, 0x88888888); 40*32dbaafaSAlison Wang out_be32(&intp->int_icr2, 0x88888888); 41*32dbaafaSAlison Wang out_be32(&intp->int_icr3, 0x88888888); 42*32dbaafaSAlison Wang out_be32(&intp->int_icr4, 0x88888888); 43*32dbaafaSAlison Wang out_be32(&intp->int_pitr, 0x00000000); 44*32dbaafaSAlison Wang 45a4145534SPeter Tyser /* initialize vector register */ 46*32dbaafaSAlison Wang out_8(&intp->int_pivr, 0x40); 47a4145534SPeter Tyser 48a4145534SPeter Tyser enable_interrupts(); 49a4145534SPeter Tyser 50a4145534SPeter Tyser return 0; 51a4145534SPeter Tyser } 52a4145534SPeter Tyser 53a4145534SPeter Tyser #if defined(CONFIG_MCFTMR) 54a4145534SPeter Tyser void dtimer_intr_setup(void) 55a4145534SPeter Tyser { 56*32dbaafaSAlison Wang intctrl_t *intp = (intctrl_t *) (CONFIG_SYS_INTR_BASE); 57a4145534SPeter Tyser 58*32dbaafaSAlison Wang clrbits_be32(&intp->int_icr1, INT_ICR1_TMR3MASK); 59*32dbaafaSAlison Wang setbits_be32(&intp->int_icr1, CONFIG_SYS_TMRINTR_PRI); 60a4145534SPeter Tyser } 61a4145534SPeter Tyser #endif /* CONFIG_MCFTMR */ 62a4145534SPeter Tyser #endif /* CONFIG_M5272 */ 63a4145534SPeter Tyser 64a4145534SPeter Tyser #if defined(CONFIG_M5208) || defined(CONFIG_M5282) || \ 65a4145534SPeter Tyser defined(CONFIG_M5271) || defined(CONFIG_M5275) 66a4145534SPeter Tyser int interrupt_init(void) 67a4145534SPeter Tyser { 68*32dbaafaSAlison Wang int0_t *intp = (int0_t *) (CONFIG_SYS_INTR_BASE); 69a4145534SPeter Tyser 70a4145534SPeter Tyser /* Make sure all interrupts are disabled */ 71a4145534SPeter Tyser #if defined(CONFIG_M5208) 72*32dbaafaSAlison Wang out_be32(&intp->imrl0, 0xffffffff); 73*32dbaafaSAlison Wang out_be32(&intp->imrh0, 0xffffffff); 74a4145534SPeter Tyser #else 75*32dbaafaSAlison Wang setbits_be32(&intp->imrl0, 0x1); 76a4145534SPeter Tyser #endif 77a4145534SPeter Tyser 78a4145534SPeter Tyser enable_interrupts(); 79a4145534SPeter Tyser return 0; 80a4145534SPeter Tyser } 81a4145534SPeter Tyser 82a4145534SPeter Tyser #if defined(CONFIG_MCFTMR) 83a4145534SPeter Tyser void dtimer_intr_setup(void) 84a4145534SPeter Tyser { 85*32dbaafaSAlison Wang int0_t *intp = (int0_t *) (CONFIG_SYS_INTR_BASE); 86a4145534SPeter Tyser 87*32dbaafaSAlison Wang out_8(&intp->icr0[CONFIG_SYS_TMRINTR_NO], CONFIG_SYS_TMRINTR_PRI); 88*32dbaafaSAlison Wang clrbits_be32(&intp->imrl0, 0x00000001); 89*32dbaafaSAlison Wang clrbits_be32(&intp->imrl0, CONFIG_SYS_TMRINTR_MASK); 90a4145534SPeter Tyser } 91a4145534SPeter Tyser #endif /* CONFIG_MCFTMR */ 92a4145534SPeter Tyser #endif /* CONFIG_M5282 | CONFIG_M5271 | CONFIG_M5275 */ 93a4145534SPeter Tyser 94a4145534SPeter Tyser #if defined(CONFIG_M5249) || defined(CONFIG_M5253) 95a4145534SPeter Tyser int interrupt_init(void) 96a4145534SPeter Tyser { 97a4145534SPeter Tyser enable_interrupts(); 98a4145534SPeter Tyser 99a4145534SPeter Tyser return 0; 100a4145534SPeter Tyser } 101a4145534SPeter Tyser 102a4145534SPeter Tyser #if defined(CONFIG_MCFTMR) 103a4145534SPeter Tyser void dtimer_intr_setup(void) 104a4145534SPeter Tyser { 105a4145534SPeter Tyser mbar_writeLong(MCFSIM_IMR, mbar_readLong(MCFSIM_IMR) & ~0x00000400); 106a4145534SPeter Tyser mbar_writeByte(MCFSIM_TIMER2ICR, CONFIG_SYS_TMRINTR_PRI); 107a4145534SPeter Tyser } 108a4145534SPeter Tyser #endif /* CONFIG_MCFTMR */ 109a4145534SPeter Tyser #endif /* CONFIG_M5249 || CONFIG_M5253 */ 110