1a4145534SPeter Tyser /* 2a4145534SPeter Tyser * (C) Copyright 2003 3a4145534SPeter Tyser * Josef Baumgartner <josef.baumgartner@telex.de> 4a4145534SPeter Tyser * 5a4145534SPeter Tyser * MCF5282 additionals 6a4145534SPeter Tyser * (C) Copyright 2005 7a4145534SPeter Tyser * BuS Elektronik GmbH & Co. KG <esw@bus-elektronik.de> 8a4145534SPeter Tyser * (c) Copyright 2010 9a4145534SPeter Tyser * Arcturus Networks Inc. <www.arcturusnetworks.com> 10a4145534SPeter Tyser * 11*32dbaafaSAlison Wang * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc. 12a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 13a4145534SPeter Tyser * Hayden Fraser (Hayden.Fraser@freescale.com) 14a4145534SPeter Tyser * 15a4145534SPeter Tyser * MCF5275 additions 16a4145534SPeter Tyser * Copyright (C) 2008 Arthur Shipkowski (art@videon-central.com) 17a4145534SPeter Tyser * 18a4145534SPeter Tyser * See file CREDITS for list of people who contributed to this 19a4145534SPeter Tyser * project. 20a4145534SPeter Tyser * 21a4145534SPeter Tyser * This program is free software; you can redistribute it and/or 22a4145534SPeter Tyser * modify it under the terms of the GNU General Public License as 23a4145534SPeter Tyser * published by the Free Software Foundation; either version 2 of 24a4145534SPeter Tyser * the License, or (at your option) any later version. 25a4145534SPeter Tyser * 26a4145534SPeter Tyser * This program is distributed in the hope that it will be useful, 27a4145534SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 28a4145534SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 29a4145534SPeter Tyser * GNU General Public License for more details. 30a4145534SPeter Tyser * 31a4145534SPeter Tyser * You should have received a copy of the GNU General Public License 32a4145534SPeter Tyser * along with this program; if not, write to the Free Software 33a4145534SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 34a4145534SPeter Tyser * MA 02111-1307 USA 35a4145534SPeter Tyser */ 36a4145534SPeter Tyser 37a4145534SPeter Tyser #include <common.h> 38a4145534SPeter Tyser #include <watchdog.h> 39a4145534SPeter Tyser #include <asm/immap.h> 40*32dbaafaSAlison Wang #include <asm/io.h> 41a4145534SPeter Tyser 42a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 43a4145534SPeter Tyser #include <config.h> 44a4145534SPeter Tyser #include <net.h> 45a4145534SPeter Tyser #include <asm/fec.h> 46a4145534SPeter Tyser #endif 47a4145534SPeter Tyser 48a4145534SPeter Tyser #ifndef CONFIG_M5272 49a4145534SPeter Tyser /* Only 5272 Flexbus chipselect is different from the rest */ 50a4145534SPeter Tyser void init_fbcs(void) 51a4145534SPeter Tyser { 52*32dbaafaSAlison Wang fbcs_t *fbcs = (fbcs_t *) (MMAP_FBCS); 53a4145534SPeter Tyser 54a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) \ 55a4145534SPeter Tyser && defined(CONFIG_SYS_CS0_CTRL)) 56*32dbaafaSAlison Wang out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE); 57*32dbaafaSAlison Wang out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL); 58*32dbaafaSAlison Wang out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK); 59a4145534SPeter Tyser #else 60a4145534SPeter Tyser #warning "Chip Select 0 are not initialized/used" 61a4145534SPeter Tyser #endif 62a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) \ 63a4145534SPeter Tyser && defined(CONFIG_SYS_CS1_CTRL)) 64*32dbaafaSAlison Wang out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE); 65*32dbaafaSAlison Wang out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL); 66*32dbaafaSAlison Wang out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK); 67a4145534SPeter Tyser #endif 68a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) \ 69a4145534SPeter Tyser && defined(CONFIG_SYS_CS2_CTRL)) 70*32dbaafaSAlison Wang out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE); 71*32dbaafaSAlison Wang out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL); 72*32dbaafaSAlison Wang out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK); 73a4145534SPeter Tyser #endif 74a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) \ 75a4145534SPeter Tyser && defined(CONFIG_SYS_CS3_CTRL)) 76*32dbaafaSAlison Wang out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE); 77*32dbaafaSAlison Wang out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL); 78*32dbaafaSAlison Wang out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK); 79a4145534SPeter Tyser #endif 80a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) \ 81a4145534SPeter Tyser && defined(CONFIG_SYS_CS4_CTRL)) 82*32dbaafaSAlison Wang out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE); 83*32dbaafaSAlison Wang out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL); 84*32dbaafaSAlison Wang out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK); 85a4145534SPeter Tyser #endif 86a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) \ 87a4145534SPeter Tyser && defined(CONFIG_SYS_CS5_CTRL)) 88*32dbaafaSAlison Wang out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE); 89*32dbaafaSAlison Wang out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL); 90*32dbaafaSAlison Wang out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK); 91a4145534SPeter Tyser #endif 92a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) \ 93a4145534SPeter Tyser && defined(CONFIG_SYS_CS6_CTRL)) 94*32dbaafaSAlison Wang out_be32(&fbcs->csar6, CONFIG_SYS_CS6_BASE); 95*32dbaafaSAlison Wang out_be32(&fbcs->cscr6, CONFIG_SYS_CS6_CTRL); 96*32dbaafaSAlison Wang out_be32(&fbcs->csmr6, CONFIG_SYS_CS6_MASK); 97a4145534SPeter Tyser #endif 98a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) \ 99a4145534SPeter Tyser && defined(CONFIG_SYS_CS7_CTRL)) 100*32dbaafaSAlison Wang out_be32(&fbcs->csar7, CONFIG_SYS_CS7_BASE); 101*32dbaafaSAlison Wang out_be32(&fbcs->cscr7, CONFIG_SYS_CS7_CTRL); 102*32dbaafaSAlison Wang out_be32(&fbcs->csmr7, CONFIG_SYS_CS7_MASK); 103a4145534SPeter Tyser #endif 104a4145534SPeter Tyser } 105a4145534SPeter Tyser #endif 106a4145534SPeter Tyser 107a4145534SPeter Tyser #if defined(CONFIG_M5208) 108a4145534SPeter Tyser void cpu_init_f(void) 109a4145534SPeter Tyser { 110*32dbaafaSAlison Wang scm1_t *scm1 = (scm1_t *) MMAP_SCM1; 111a4145534SPeter Tyser 112a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG 113*32dbaafaSAlison Wang wdog_t *wdg = (wdog_t *) MMAP_WDOG; 114a4145534SPeter Tyser 115a4145534SPeter Tyser /* Disable the watchdog if we aren't using it */ 116*32dbaafaSAlison Wang out_be16(&wdg->cr, 0); 117a4145534SPeter Tyser #endif 118a4145534SPeter Tyser 119*32dbaafaSAlison Wang out_be32(&scm1->mpr, 0x77777777); 120*32dbaafaSAlison Wang out_be32(&scm1->pacra, 0); 121*32dbaafaSAlison Wang out_be32(&scm1->pacrb, 0); 122*32dbaafaSAlison Wang out_be32(&scm1->pacrc, 0); 123*32dbaafaSAlison Wang out_be32(&scm1->pacrd, 0); 124*32dbaafaSAlison Wang out_be32(&scm1->pacre, 0); 125*32dbaafaSAlison Wang out_be32(&scm1->pacrf, 0); 126a4145534SPeter Tyser 127a4145534SPeter Tyser /* FlexBus Chipselect */ 128a4145534SPeter Tyser init_fbcs(); 129a4145534SPeter Tyser 130a4145534SPeter Tyser icache_enable(); 131a4145534SPeter Tyser } 132a4145534SPeter Tyser 133a4145534SPeter Tyser /* initialize higher level parts of CPU like timers */ 134a4145534SPeter Tyser int cpu_init_r(void) 135a4145534SPeter Tyser { 136a4145534SPeter Tyser return (0); 137a4145534SPeter Tyser } 138a4145534SPeter Tyser 139a4145534SPeter Tyser void uart_port_conf(int port) 140a4145534SPeter Tyser { 141*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 142a4145534SPeter Tyser 143a4145534SPeter Tyser /* Setup Ports: */ 144a4145534SPeter Tyser switch (port) { 145a4145534SPeter Tyser case 0: 146*32dbaafaSAlison Wang clrbits_be16(&gpio->par_uart, ~GPIO_PAR_UART0_UNMASK); 147*32dbaafaSAlison Wang setbits_be16(&gpio->par_uart, GPIO_PAR_UART_U0TXD | GPIO_PAR_UART_U0RXD); 148a4145534SPeter Tyser break; 149a4145534SPeter Tyser case 1: 150*32dbaafaSAlison Wang clrbits_be16(&gpio->par_uart, ~GPIO_PAR_UART0_UNMASK); 151*32dbaafaSAlison Wang setbits_be16(&gpio->par_uart, GPIO_PAR_UART_U1TXD | GPIO_PAR_UART_U1RXD); 152a4145534SPeter Tyser break; 153a4145534SPeter Tyser case 2: 154a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_PRI_GPIO 155*32dbaafaSAlison Wang clrbits_8(&gpio->par_timer, 156*32dbaafaSAlison Wang ~(GPIO_PAR_TMR_TIN0_UNMASK | GPIO_PAR_TMR_TIN1_UNMASK)); 157*32dbaafaSAlison Wang setbits_8(&gpio->par_timer, 158*32dbaafaSAlison Wang GPIO_PAR_TMR_TIN0_U2TXD | GPIO_PAR_TMR_TIN1_U2RXD); 159a4145534SPeter Tyser #endif 160a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_ALT1_GPIO 161*32dbaafaSAlison Wang clrbits_8(&gpio->par_feci2c, 162*32dbaafaSAlison Wang ~(GPIO_PAR_FECI2C_MDC_UNMASK | GPIO_PAR_FECI2C_MDIO_UNMASK)); 163*32dbaafaSAlison Wang setbits_8(&gpio->par_feci2c, 164*32dbaafaSAlison Wang GPIO_PAR_FECI2C_MDC_U2TXD | GPIO_PAR_FECI2C_MDIO_U2RXD); 165a4145534SPeter Tyser #endif 166a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_ALT1_GPIO 167*32dbaafaSAlison Wang clrbits_8(&gpio->par_feci2c, 168*32dbaafaSAlison Wang ~(GPIO_PAR_FECI2C_SDA_UNMASK | GPIO_PAR_FECI2C_SCL_UNMASK)); 169*32dbaafaSAlison Wang setbits_8(&gpio->par_feci2c, 170*32dbaafaSAlison Wang GPIO_PAR_FECI2C_SDA_U2TXD | GPIO_PAR_FECI2C_SCL_U2RXD); 171a4145534SPeter Tyser #endif 172a4145534SPeter Tyser break; 173a4145534SPeter Tyser } 174a4145534SPeter Tyser } 175a4145534SPeter Tyser 176a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 177a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 178a4145534SPeter Tyser { 179*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 180a4145534SPeter Tyser 181a4145534SPeter Tyser if (setclear) { 182*32dbaafaSAlison Wang setbits_8(&gpio->par_fec, 183*32dbaafaSAlison Wang GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC); 184*32dbaafaSAlison Wang setbits_8(&gpio->par_feci2c, 185*32dbaafaSAlison Wang GPIO_PAR_FECI2C_MDC_MDC | GPIO_PAR_FECI2C_MDIO_MDIO); 186a4145534SPeter Tyser } else { 187*32dbaafaSAlison Wang clrbits_8(&gpio->par_fec, 188*32dbaafaSAlison Wang ~(GPIO_PAR_FEC_7W_UNMASK & GPIO_PAR_FEC_MII_UNMASK)); 189*32dbaafaSAlison Wang clrbits_8(&gpio->par_feci2c, ~GPIO_PAR_FECI2C_RMII_UNMASK); 190a4145534SPeter Tyser } 191a4145534SPeter Tyser return 0; 192a4145534SPeter Tyser } 193a4145534SPeter Tyser #endif /* CONFIG_CMD_NET */ 194a4145534SPeter Tyser #endif /* CONFIG_M5208 */ 195a4145534SPeter Tyser 196a4145534SPeter Tyser #if defined(CONFIG_M5253) 197a4145534SPeter Tyser /* 198a4145534SPeter Tyser * Breath some life into the CPU... 199a4145534SPeter Tyser * 200a4145534SPeter Tyser * Set up the memory map, 201a4145534SPeter Tyser * initialize a bunch of registers, 202a4145534SPeter Tyser * initialize the UPM's 203a4145534SPeter Tyser */ 204a4145534SPeter Tyser void cpu_init_f(void) 205a4145534SPeter Tyser { 206a4145534SPeter Tyser mbar_writeByte(MCFSIM_MPARK, 0x40); /* 5249 Internal Core takes priority over DMA */ 207a4145534SPeter Tyser mbar_writeByte(MCFSIM_SYPCR, 0x00); 208a4145534SPeter Tyser mbar_writeByte(MCFSIM_SWIVR, 0x0f); 209a4145534SPeter Tyser mbar_writeByte(MCFSIM_SWSR, 0x00); 210a4145534SPeter Tyser mbar_writeByte(MCFSIM_SWDICR, 0x00); 211a4145534SPeter Tyser mbar_writeByte(MCFSIM_TIMER1ICR, 0x00); 212a4145534SPeter Tyser mbar_writeByte(MCFSIM_TIMER2ICR, 0x88); 213a4145534SPeter Tyser mbar_writeByte(MCFSIM_I2CICR, 0x00); 214a4145534SPeter Tyser mbar_writeByte(MCFSIM_UART1ICR, 0x00); 215a4145534SPeter Tyser mbar_writeByte(MCFSIM_UART2ICR, 0x00); 216a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR6, 0x00); 217a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR7, 0x00); 218a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR8, 0x00); 219a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR9, 0x00); 220a4145534SPeter Tyser mbar_writeByte(MCFSIM_QSPIICR, 0x00); 221a4145534SPeter Tyser 222a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080); 223a4145534SPeter Tyser mbar2_writeByte(MCFSIM_INTBASE, 0x40); /* Base interrupts at 64 */ 224a4145534SPeter Tyser mbar2_writeByte(MCFSIM_SPURVEC, 0x00); 225a4145534SPeter Tyser 226a4145534SPeter Tyser /*mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); */ /* Enable a 1 cycle pre-drive cycle on CS1 */ 227a4145534SPeter Tyser 228a4145534SPeter Tyser /* FlexBus Chipselect */ 229a4145534SPeter Tyser init_fbcs(); 230a4145534SPeter Tyser 231a4145534SPeter Tyser #ifdef CONFIG_FSL_I2C 232a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG = 233a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG & CONFIG_SYS_I2C_PINMUX_CLR; 234a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET; 235a4145534SPeter Tyser #ifdef CONFIG_SYS_I2C2_OFFSET 236a4145534SPeter Tyser CONFIG_SYS_I2C2_PINMUX_REG &= CONFIG_SYS_I2C2_PINMUX_CLR; 237a4145534SPeter Tyser CONFIG_SYS_I2C2_PINMUX_REG |= CONFIG_SYS_I2C2_PINMUX_SET; 238a4145534SPeter Tyser #endif 239a4145534SPeter Tyser #endif 240a4145534SPeter Tyser 241a4145534SPeter Tyser /* enable instruction cache now */ 242a4145534SPeter Tyser icache_enable(); 243a4145534SPeter Tyser } 244a4145534SPeter Tyser 245a4145534SPeter Tyser /*initialize higher level parts of CPU like timers */ 246a4145534SPeter Tyser int cpu_init_r(void) 247a4145534SPeter Tyser { 248a4145534SPeter Tyser return (0); 249a4145534SPeter Tyser } 250a4145534SPeter Tyser 251a4145534SPeter Tyser void uart_port_conf(int port) 252a4145534SPeter Tyser { 253*32dbaafaSAlison Wang u32 *par = (u32 *) MMAP_PAR; 254a4145534SPeter Tyser 255a4145534SPeter Tyser /* Setup Ports: */ 256a4145534SPeter Tyser switch (port) { 257a4145534SPeter Tyser case 1: 258*32dbaafaSAlison Wang clrbits_be32(par, 0x00180000); 259*32dbaafaSAlison Wang setbits_be32(par, 0x00180000); 260a4145534SPeter Tyser break; 261a4145534SPeter Tyser case 2: 262*32dbaafaSAlison Wang clrbits_be32(par, 0x00000003); 263*32dbaafaSAlison Wang clrbits_be32(par, 0xFFFFFFFC); 264a4145534SPeter Tyser break; 265a4145534SPeter Tyser } 266a4145534SPeter Tyser } 267a4145534SPeter Tyser #endif /* #if defined(CONFIG_M5253) */ 268a4145534SPeter Tyser 269a4145534SPeter Tyser #if defined(CONFIG_M5271) 270a4145534SPeter Tyser void cpu_init_f(void) 271a4145534SPeter Tyser { 272a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG 273a4145534SPeter Tyser /* Disable the watchdog if we aren't using it */ 274a4145534SPeter Tyser mbar_writeShort(MCF_WTM_WCR, 0); 275a4145534SPeter Tyser #endif 276a4145534SPeter Tyser 277a4145534SPeter Tyser /* FlexBus Chipselect */ 278a4145534SPeter Tyser init_fbcs(); 279a4145534SPeter Tyser 280a4145534SPeter Tyser #ifdef CONFIG_SYS_MCF_SYNCR 281a4145534SPeter Tyser /* Set clockspeed according to board header file */ 282a4145534SPeter Tyser mbar_writeLong(MCF_FMPLL_SYNCR, CONFIG_SYS_MCF_SYNCR); 283a4145534SPeter Tyser #else 284a4145534SPeter Tyser /* Set clockspeed to 100MHz */ 285a4145534SPeter Tyser mbar_writeLong(MCF_FMPLL_SYNCR, 286a4145534SPeter Tyser MCF_FMPLL_SYNCR_MFD(0) | MCF_FMPLL_SYNCR_RFD(0)); 287a4145534SPeter Tyser #endif 28865f0d121SMike Frysinger while (!(mbar_readByte(MCF_FMPLL_SYNSR) & MCF_FMPLL_SYNSR_LOCK)) ; 289a4145534SPeter Tyser } 290a4145534SPeter Tyser 291a4145534SPeter Tyser /* 292a4145534SPeter Tyser * initialize higher level parts of CPU like timers 293a4145534SPeter Tyser */ 294a4145534SPeter Tyser int cpu_init_r(void) 295a4145534SPeter Tyser { 296a4145534SPeter Tyser return (0); 297a4145534SPeter Tyser } 298a4145534SPeter Tyser 299a4145534SPeter Tyser void uart_port_conf(int port) 300a4145534SPeter Tyser { 301a4145534SPeter Tyser u16 temp; 302a4145534SPeter Tyser 303a4145534SPeter Tyser /* Setup Ports: */ 304a4145534SPeter Tyser switch (port) { 305a4145534SPeter Tyser case 0: 306a4145534SPeter Tyser temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xFFF3; 307a4145534SPeter Tyser temp |= (MCF_GPIO_PAR_UART_U0TXD | MCF_GPIO_PAR_UART_U0RXD); 308a4145534SPeter Tyser mbar_writeShort(MCF_GPIO_PAR_UART, temp); 309a4145534SPeter Tyser break; 310a4145534SPeter Tyser case 1: 311a4145534SPeter Tyser temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xF0FF; 312a4145534SPeter Tyser temp |= (MCF_GPIO_PAR_UART_U1RXD_UART1 | MCF_GPIO_PAR_UART_U1TXD_UART1); 313a4145534SPeter Tyser mbar_writeShort(MCF_GPIO_PAR_UART, temp); 314a4145534SPeter Tyser break; 315a4145534SPeter Tyser case 2: 316a4145534SPeter Tyser temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xCFFF; 317a4145534SPeter Tyser temp |= (0x3000); 318a4145534SPeter Tyser mbar_writeShort(MCF_GPIO_PAR_UART, temp); 319a4145534SPeter Tyser break; 320a4145534SPeter Tyser } 321a4145534SPeter Tyser } 322a4145534SPeter Tyser 323a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 324a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 325a4145534SPeter Tyser { 326a4145534SPeter Tyser if (setclear) { 327a4145534SPeter Tyser /* Enable Ethernet pins */ 328a4145534SPeter Tyser mbar_writeByte(MCF_GPIO_PAR_FECI2C, 329a4145534SPeter Tyser (mbar_readByte(MCF_GPIO_PAR_FECI2C) | 0xF0)); 330a4145534SPeter Tyser } else { 331a4145534SPeter Tyser } 332a4145534SPeter Tyser 333a4145534SPeter Tyser return 0; 334a4145534SPeter Tyser } 335a4145534SPeter Tyser #endif /* CONFIG_CMD_NET */ 336a4145534SPeter Tyser #endif 337a4145534SPeter Tyser 338a4145534SPeter Tyser #if defined(CONFIG_M5272) 339a4145534SPeter Tyser /* 340a4145534SPeter Tyser * Breath some life into the CPU... 341a4145534SPeter Tyser * 342a4145534SPeter Tyser * Set up the memory map, 343a4145534SPeter Tyser * initialize a bunch of registers, 344a4145534SPeter Tyser * initialize the UPM's 345a4145534SPeter Tyser */ 346a4145534SPeter Tyser void cpu_init_f(void) 347a4145534SPeter Tyser { 348a4145534SPeter Tyser /* if we come from RAM we assume the CPU is 349a4145534SPeter Tyser * already initialized. 350a4145534SPeter Tyser */ 351a4145534SPeter Tyser #ifndef CONFIG_MONITOR_IS_IN_RAM 352*32dbaafaSAlison Wang sysctrl_t *sysctrl = (sysctrl_t *) (CONFIG_SYS_MBAR); 353*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *) (MMAP_GPIO); 354*32dbaafaSAlison Wang csctrl_t *csctrl = (csctrl_t *) (MMAP_FBCS); 355a4145534SPeter Tyser 356*32dbaafaSAlison Wang out_be16(&sysctrl->sc_scr, CONFIG_SYS_SCR); 357*32dbaafaSAlison Wang out_be16(&sysctrl->sc_spr, CONFIG_SYS_SPR); 358a4145534SPeter Tyser 359a4145534SPeter Tyser /* Setup Ports: */ 360*32dbaafaSAlison Wang out_be32(&gpio->gpio_pacnt, CONFIG_SYS_PACNT); 361*32dbaafaSAlison Wang out_be16(&gpio->gpio_paddr, CONFIG_SYS_PADDR); 362*32dbaafaSAlison Wang out_be16(&gpio->gpio_padat, CONFIG_SYS_PADAT); 363*32dbaafaSAlison Wang out_be32(&gpio->gpio_pbcnt, CONFIG_SYS_PBCNT); 364*32dbaafaSAlison Wang out_be16(&gpio->gpio_pbddr, CONFIG_SYS_PBDDR); 365*32dbaafaSAlison Wang out_be16(&gpio->gpio_pbdat, CONFIG_SYS_PBDAT); 366*32dbaafaSAlison Wang out_be32(&gpio->gpio_pdcnt, CONFIG_SYS_PDCNT); 367a4145534SPeter Tyser 368a4145534SPeter Tyser /* Memory Controller: */ 369*32dbaafaSAlison Wang out_be32(&csctrl->cs_br0, CONFIG_SYS_BR0_PRELIM); 370*32dbaafaSAlison Wang out_be32(&csctrl->cs_or0, CONFIG_SYS_OR0_PRELIM); 371a4145534SPeter Tyser 372a4145534SPeter Tyser #if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM)) 373*32dbaafaSAlison Wang out_be32(&csctrl->cs_br1, CONFIG_SYS_BR1_PRELIM); 374*32dbaafaSAlison Wang out_be32(&csctrl->cs_or1, CONFIG_SYS_OR1_PRELIM); 375a4145534SPeter Tyser #endif 376a4145534SPeter Tyser 377a4145534SPeter Tyser #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM) 378*32dbaafaSAlison Wang out_be32(&csctrl->cs_br2, CONFIG_SYS_BR2_PRELIM); 379*32dbaafaSAlison Wang out_be32(&csctrl->cs_or2, CONFIG_SYS_OR2_PRELIM); 380a4145534SPeter Tyser #endif 381a4145534SPeter Tyser 382a4145534SPeter Tyser #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM) 383*32dbaafaSAlison Wang out_be32(&csctrl->cs_br3, CONFIG_SYS_BR3_PRELIM); 384*32dbaafaSAlison Wang out_be32(&csctrl->cs_or3, CONFIG_SYS_OR3_PRELIM); 385a4145534SPeter Tyser #endif 386a4145534SPeter Tyser 387a4145534SPeter Tyser #if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM) 388*32dbaafaSAlison Wang out_be32(&csctrl->cs_br4, CONFIG_SYS_BR4_PRELIM); 389*32dbaafaSAlison Wang out_be32(&csctrl->cs_or4, CONFIG_SYS_OR4_PRELIM); 390a4145534SPeter Tyser #endif 391a4145534SPeter Tyser 392a4145534SPeter Tyser #if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM) 393*32dbaafaSAlison Wang out_be32(&csctrl->cs_br5, CONFIG_SYS_BR5_PRELIM); 394*32dbaafaSAlison Wang out_be32(&csctrl->cs_or5, CONFIG_SYS_OR5_PRELIM); 395a4145534SPeter Tyser #endif 396a4145534SPeter Tyser 397a4145534SPeter Tyser #if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM) 398*32dbaafaSAlison Wang out_be32(&csctrl->cs_br6, CONFIG_SYS_BR6_PRELIM); 399*32dbaafaSAlison Wang out_be32(&csctrl->cs_or6, CONFIG_SYS_OR6_PRELIM); 400a4145534SPeter Tyser #endif 401a4145534SPeter Tyser 402a4145534SPeter Tyser #if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM) 403*32dbaafaSAlison Wang out_be32(&csctrl->cs_br7, CONFIG_SYS_BR7_PRELIM); 404*32dbaafaSAlison Wang out_be32(&csctrl->cs_or7, CONFIG_SYS_OR7_PRELIM); 405a4145534SPeter Tyser #endif 406a4145534SPeter Tyser 407a4145534SPeter Tyser #endif /* #ifndef CONFIG_MONITOR_IS_IN_RAM */ 408a4145534SPeter Tyser 409a4145534SPeter Tyser /* enable instruction cache now */ 410a4145534SPeter Tyser icache_enable(); 411a4145534SPeter Tyser 412a4145534SPeter Tyser } 413a4145534SPeter Tyser 414a4145534SPeter Tyser /* 415a4145534SPeter Tyser * initialize higher level parts of CPU like timers 416a4145534SPeter Tyser */ 417a4145534SPeter Tyser int cpu_init_r(void) 418a4145534SPeter Tyser { 419a4145534SPeter Tyser return (0); 420a4145534SPeter Tyser } 421a4145534SPeter Tyser 422a4145534SPeter Tyser void uart_port_conf(int port) 423a4145534SPeter Tyser { 424*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 425a4145534SPeter Tyser 426a4145534SPeter Tyser /* Setup Ports: */ 427a4145534SPeter Tyser switch (port) { 428a4145534SPeter Tyser case 0: 429*32dbaafaSAlison Wang clrbits_be32(&gpio->gpio_pbcnt, 430*32dbaafaSAlison Wang GPIO_PBCNT_PB0MSK | GPIO_PBCNT_PB1MSK); 431*32dbaafaSAlison Wang setbits_be32(&gpio->gpio_pbcnt, 432*32dbaafaSAlison Wang GPIO_PBCNT_URT0_TXD | GPIO_PBCNT_URT0_RXD); 433a4145534SPeter Tyser break; 434a4145534SPeter Tyser case 1: 435*32dbaafaSAlison Wang clrbits_be32(&gpio->gpio_pdcnt, 436*32dbaafaSAlison Wang GPIO_PDCNT_PD1MSK | GPIO_PDCNT_PD4MSK); 437*32dbaafaSAlison Wang setbits_be32(&gpio->gpio_pdcnt, 438*32dbaafaSAlison Wang GPIO_PDCNT_URT1_RXD | GPIO_PDCNT_URT1_TXD); 439a4145534SPeter Tyser break; 440a4145534SPeter Tyser } 441a4145534SPeter Tyser } 442a4145534SPeter Tyser 443a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 444a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 445a4145534SPeter Tyser { 446*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 447a4145534SPeter Tyser 448a4145534SPeter Tyser if (setclear) { 449*32dbaafaSAlison Wang setbits_be32(&gpio->gpio_pbcnt, 450*32dbaafaSAlison Wang GPIO_PBCNT_E_MDC | GPIO_PBCNT_E_RXER | 451a4145534SPeter Tyser GPIO_PBCNT_E_RXD1 | GPIO_PBCNT_E_RXD2 | 452a4145534SPeter Tyser GPIO_PBCNT_E_RXD3 | GPIO_PBCNT_E_TXD1 | 453*32dbaafaSAlison Wang GPIO_PBCNT_E_TXD2 | GPIO_PBCNT_E_TXD3); 454a4145534SPeter Tyser } else { 455a4145534SPeter Tyser } 456a4145534SPeter Tyser return 0; 457a4145534SPeter Tyser } 458a4145534SPeter Tyser #endif /* CONFIG_CMD_NET */ 459a4145534SPeter Tyser #endif /* #if defined(CONFIG_M5272) */ 460a4145534SPeter Tyser 461a4145534SPeter Tyser #if defined(CONFIG_M5275) 462a4145534SPeter Tyser 463a4145534SPeter Tyser /* 464a4145534SPeter Tyser * Breathe some life into the CPU... 465a4145534SPeter Tyser * 466a4145534SPeter Tyser * Set up the memory map, 467a4145534SPeter Tyser * initialize a bunch of registers, 468a4145534SPeter Tyser * initialize the UPM's 469a4145534SPeter Tyser */ 470a4145534SPeter Tyser void cpu_init_f(void) 471a4145534SPeter Tyser { 472a4145534SPeter Tyser /* 473a4145534SPeter Tyser * if we come from RAM we assume the CPU is 474a4145534SPeter Tyser * already initialized. 475a4145534SPeter Tyser */ 476a4145534SPeter Tyser 477a4145534SPeter Tyser #ifndef CONFIG_MONITOR_IS_IN_RAM 478*32dbaafaSAlison Wang wdog_t *wdog_reg = (wdog_t *) (MMAP_WDOG); 479*32dbaafaSAlison Wang gpio_t *gpio_reg = (gpio_t *) (MMAP_GPIO); 480a4145534SPeter Tyser 481a4145534SPeter Tyser /* Kill watchdog so we can initialize the PLL */ 482*32dbaafaSAlison Wang out_be16(&wdog_reg->wcr, 0); 483a4145534SPeter Tyser 484a4145534SPeter Tyser /* FlexBus Chipselect */ 485a4145534SPeter Tyser init_fbcs(); 486a4145534SPeter Tyser #endif /* #ifndef CONFIG_MONITOR_IS_IN_RAM */ 487a4145534SPeter Tyser 488a4145534SPeter Tyser #ifdef CONFIG_FSL_I2C 489a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG &= CONFIG_SYS_I2C_PINMUX_CLR; 490a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET; 491a4145534SPeter Tyser #endif 492a4145534SPeter Tyser 493a4145534SPeter Tyser /* enable instruction cache now */ 494a4145534SPeter Tyser icache_enable(); 495a4145534SPeter Tyser } 496a4145534SPeter Tyser 497a4145534SPeter Tyser /* 498a4145534SPeter Tyser * initialize higher level parts of CPU like timers 499a4145534SPeter Tyser */ 500a4145534SPeter Tyser int cpu_init_r(void) 501a4145534SPeter Tyser { 502a4145534SPeter Tyser return (0); 503a4145534SPeter Tyser } 504a4145534SPeter Tyser 505a4145534SPeter Tyser void uart_port_conf(int port) 506a4145534SPeter Tyser { 507*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 508a4145534SPeter Tyser 509a4145534SPeter Tyser /* Setup Ports: */ 510a4145534SPeter Tyser switch (port) { 511a4145534SPeter Tyser case 0: 512*32dbaafaSAlison Wang clrbits_be16(&gpio->par_uart, UART0_ENABLE_MASK); 513*32dbaafaSAlison Wang setbits_be16(&gpio->par_uart, UART0_ENABLE_MASK); 514a4145534SPeter Tyser break; 515a4145534SPeter Tyser case 1: 516*32dbaafaSAlison Wang clrbits_be16(&gpio->par_uart, UART1_ENABLE_MASK); 517*32dbaafaSAlison Wang setbits_be16(&gpio->par_uart, UART1_ENABLE_MASK); 518a4145534SPeter Tyser break; 519a4145534SPeter Tyser case 2: 520*32dbaafaSAlison Wang clrbits_be16(&gpio->par_uart, UART2_ENABLE_MASK); 521*32dbaafaSAlison Wang setbits_be16(&gpio->par_uart, UART2_ENABLE_MASK); 522a4145534SPeter Tyser break; 523a4145534SPeter Tyser } 524a4145534SPeter Tyser } 525a4145534SPeter Tyser 526a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 527a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 528a4145534SPeter Tyser { 529a4145534SPeter Tyser struct fec_info_s *info = (struct fec_info_s *) dev->priv; 530*32dbaafaSAlison Wang gpio_t *gpio = (gpio_t *)MMAP_GPIO; 531a4145534SPeter Tyser 532a4145534SPeter Tyser if (setclear) { 533a4145534SPeter Tyser /* Enable Ethernet pins */ 534a4145534SPeter Tyser if (info->iobase == CONFIG_SYS_FEC0_IOBASE) { 535*32dbaafaSAlison Wang setbits_be16(&gpio->par_feci2c, 0x0f00); 536*32dbaafaSAlison Wang setbits_8(&gpio->par_fec0hl, 0xc0); 537a4145534SPeter Tyser } else { 538*32dbaafaSAlison Wang setbits_be16(&gpio->par_feci2c, 0x00a0); 539*32dbaafaSAlison Wang setbits_8(&gpio->par_fec1hl, 0xc0); 540a4145534SPeter Tyser } 541a4145534SPeter Tyser } else { 542a4145534SPeter Tyser if (info->iobase == CONFIG_SYS_FEC0_IOBASE) { 543*32dbaafaSAlison Wang clrbits_be16(&gpio->par_feci2c, 0x0f00); 544*32dbaafaSAlison Wang clrbits_8(&gpio->par_fec0hl, 0xc0); 545a4145534SPeter Tyser } else { 546*32dbaafaSAlison Wang clrbits_be16(&gpio->par_feci2c, 0x00a0); 547*32dbaafaSAlison Wang clrbits_8(&gpio->par_fec1hl, 0xc0); 548a4145534SPeter Tyser } 549a4145534SPeter Tyser } 550a4145534SPeter Tyser 551a4145534SPeter Tyser return 0; 552a4145534SPeter Tyser } 553a4145534SPeter Tyser #endif /* CONFIG_CMD_NET */ 554a4145534SPeter Tyser #endif /* #if defined(CONFIG_M5275) */ 555a4145534SPeter Tyser 556a4145534SPeter Tyser #if defined(CONFIG_M5282) 557a4145534SPeter Tyser /* 558a4145534SPeter Tyser * Breath some life into the CPU... 559a4145534SPeter Tyser * 560a4145534SPeter Tyser * Set up the memory map, 561a4145534SPeter Tyser * initialize a bunch of registers, 562a4145534SPeter Tyser * initialize the UPM's 563a4145534SPeter Tyser */ 564a4145534SPeter Tyser void cpu_init_f(void) 565a4145534SPeter Tyser { 566a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG 567a4145534SPeter Tyser /* disable watchdog if we aren't using it */ 568a4145534SPeter Tyser MCFWTM_WCR = 0; 569a4145534SPeter Tyser #endif 570a4145534SPeter Tyser 571a4145534SPeter Tyser #ifndef CONFIG_MONITOR_IS_IN_RAM 572a4145534SPeter Tyser /* Set speed /PLL */ 573a4145534SPeter Tyser MCFCLOCK_SYNCR = 574a4145534SPeter Tyser MCFCLOCK_SYNCR_MFD(CONFIG_SYS_MFD) | 575a4145534SPeter Tyser MCFCLOCK_SYNCR_RFD(CONFIG_SYS_RFD); 576a4145534SPeter Tyser while (!(MCFCLOCK_SYNSR & MCFCLOCK_SYNSR_LOCK)) ; 577a4145534SPeter Tyser 578a4145534SPeter Tyser MCFGPIO_PBCDPAR = 0xc0; 579a4145534SPeter Tyser 580a4145534SPeter Tyser /* Set up the GPIO ports */ 581a4145534SPeter Tyser #ifdef CONFIG_SYS_PEPAR 582a4145534SPeter Tyser MCFGPIO_PEPAR = CONFIG_SYS_PEPAR; 583a4145534SPeter Tyser #endif 584a4145534SPeter Tyser #ifdef CONFIG_SYS_PFPAR 585a4145534SPeter Tyser MCFGPIO_PFPAR = CONFIG_SYS_PFPAR; 586a4145534SPeter Tyser #endif 587a4145534SPeter Tyser #ifdef CONFIG_SYS_PJPAR 588a4145534SPeter Tyser MCFGPIO_PJPAR = CONFIG_SYS_PJPAR; 589a4145534SPeter Tyser #endif 590a4145534SPeter Tyser #ifdef CONFIG_SYS_PSDPAR 591a4145534SPeter Tyser MCFGPIO_PSDPAR = CONFIG_SYS_PSDPAR; 592a4145534SPeter Tyser #endif 593a4145534SPeter Tyser #ifdef CONFIG_SYS_PASPAR 594a4145534SPeter Tyser MCFGPIO_PASPAR = CONFIG_SYS_PASPAR; 595a4145534SPeter Tyser #endif 596a4145534SPeter Tyser #ifdef CONFIG_SYS_PEHLPAR 597a4145534SPeter Tyser MCFGPIO_PEHLPAR = CONFIG_SYS_PEHLPAR; 598a4145534SPeter Tyser #endif 599a4145534SPeter Tyser #ifdef CONFIG_SYS_PQSPAR 600a4145534SPeter Tyser MCFGPIO_PQSPAR = CONFIG_SYS_PQSPAR; 601a4145534SPeter Tyser #endif 602a4145534SPeter Tyser #ifdef CONFIG_SYS_PTCPAR 603a4145534SPeter Tyser MCFGPIO_PTCPAR = CONFIG_SYS_PTCPAR; 604a4145534SPeter Tyser #endif 605a4145534SPeter Tyser #if defined(CONFIG_SYS_PORTTC) 606a4145534SPeter Tyser MCFGPIO_PORTTC = CONFIG_SYS_PORTTC; 607a4145534SPeter Tyser #endif 608a4145534SPeter Tyser #if defined(CONFIG_SYS_DDRTC) 609a4145534SPeter Tyser MCFGPIO_DDRTC = CONFIG_SYS_DDRTC; 610a4145534SPeter Tyser #endif 611a4145534SPeter Tyser #ifdef CONFIG_SYS_PTDPAR 612a4145534SPeter Tyser MCFGPIO_PTDPAR = CONFIG_SYS_PTDPAR; 613a4145534SPeter Tyser #endif 614a4145534SPeter Tyser #ifdef CONFIG_SYS_PUAPAR 615a4145534SPeter Tyser MCFGPIO_PUAPAR = CONFIG_SYS_PUAPAR; 616a4145534SPeter Tyser #endif 617a4145534SPeter Tyser 618a4145534SPeter Tyser #if defined(CONFIG_SYS_DDRD) 619a4145534SPeter Tyser MCFGPIO_DDRD = CONFIG_SYS_DDRD; 620a4145534SPeter Tyser #endif 621a4145534SPeter Tyser #ifdef CONFIG_SYS_DDRUA 622a4145534SPeter Tyser MCFGPIO_DDRUA = CONFIG_SYS_DDRUA; 623a4145534SPeter Tyser #endif 624a4145534SPeter Tyser 625a4145534SPeter Tyser /* FlexBus Chipselect */ 626a4145534SPeter Tyser init_fbcs(); 627a4145534SPeter Tyser 628a4145534SPeter Tyser #endif /* CONFIG_MONITOR_IS_IN_RAM */ 629a4145534SPeter Tyser 630a4145534SPeter Tyser /* defer enabling cache until boot (see do_go) */ 631a4145534SPeter Tyser /* icache_enable(); */ 632a4145534SPeter Tyser } 633a4145534SPeter Tyser 634a4145534SPeter Tyser /* 635a4145534SPeter Tyser * initialize higher level parts of CPU like timers 636a4145534SPeter Tyser */ 637a4145534SPeter Tyser int cpu_init_r(void) 638a4145534SPeter Tyser { 639a4145534SPeter Tyser return (0); 640a4145534SPeter Tyser } 641a4145534SPeter Tyser 642a4145534SPeter Tyser void uart_port_conf(int port) 643a4145534SPeter Tyser { 644a4145534SPeter Tyser /* Setup Ports: */ 645a4145534SPeter Tyser switch (port) { 646a4145534SPeter Tyser case 0: 647a4145534SPeter Tyser MCFGPIO_PUAPAR &= 0xFc; 648a4145534SPeter Tyser MCFGPIO_PUAPAR |= 0x03; 649a4145534SPeter Tyser break; 650a4145534SPeter Tyser case 1: 651a4145534SPeter Tyser MCFGPIO_PUAPAR &= 0xF3; 652a4145534SPeter Tyser MCFGPIO_PUAPAR |= 0x0C; 653a4145534SPeter Tyser break; 654a4145534SPeter Tyser case 2: 655a4145534SPeter Tyser MCFGPIO_PASPAR &= 0xFF0F; 656a4145534SPeter Tyser MCFGPIO_PASPAR |= 0x00A0; 657a4145534SPeter Tyser break; 658a4145534SPeter Tyser } 659a4145534SPeter Tyser } 660a4145534SPeter Tyser 661a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 662a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 663a4145534SPeter Tyser { 664a4145534SPeter Tyser if (setclear) { 665a4145534SPeter Tyser MCFGPIO_PASPAR |= 0x0F00; 666a4145534SPeter Tyser MCFGPIO_PEHLPAR = CONFIG_SYS_PEHLPAR; 667a4145534SPeter Tyser } else { 668a4145534SPeter Tyser MCFGPIO_PASPAR &= 0xF0FF; 669a4145534SPeter Tyser MCFGPIO_PEHLPAR &= ~CONFIG_SYS_PEHLPAR; 670a4145534SPeter Tyser } 671a4145534SPeter Tyser return 0; 672a4145534SPeter Tyser } 673a4145534SPeter Tyser #endif /* CONFIG_CMD_NET */ 674a4145534SPeter Tyser #endif 675a4145534SPeter Tyser 676a4145534SPeter Tyser #if defined(CONFIG_M5249) 677a4145534SPeter Tyser /* 678a4145534SPeter Tyser * Breath some life into the CPU... 679a4145534SPeter Tyser * 680a4145534SPeter Tyser * Set up the memory map, 681a4145534SPeter Tyser * initialize a bunch of registers, 682a4145534SPeter Tyser * initialize the UPM's 683a4145534SPeter Tyser */ 684a4145534SPeter Tyser void cpu_init_f(void) 685a4145534SPeter Tyser { 686a4145534SPeter Tyser /* 687a4145534SPeter Tyser * NOTE: by setting the GPIO_FUNCTION registers, we ensure that the UART pins 688a4145534SPeter Tyser * (UART0: gpio 30,27, UART1: gpio 31, 28) will be used as UART pins 689a4145534SPeter Tyser * which is their primary function. 690a4145534SPeter Tyser * ~Jeremy 691a4145534SPeter Tyser */ 692a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO_FUNC, CONFIG_SYS_GPIO_FUNC); 693a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO1_FUNC, CONFIG_SYS_GPIO1_FUNC); 694a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO_EN, CONFIG_SYS_GPIO_EN); 695a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO1_EN, CONFIG_SYS_GPIO1_EN); 696a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO_OUT, CONFIG_SYS_GPIO_OUT); 697a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO1_OUT, CONFIG_SYS_GPIO1_OUT); 698a4145534SPeter Tyser 699a4145534SPeter Tyser /* 700a4145534SPeter Tyser * dBug Compliance: 701a4145534SPeter Tyser * You can verify these values by using dBug's 'ird' 702a4145534SPeter Tyser * (Internal Register Display) command 703a4145534SPeter Tyser * ~Jeremy 704a4145534SPeter Tyser * 705a4145534SPeter Tyser */ 706a4145534SPeter Tyser mbar_writeByte(MCFSIM_MPARK, 0x30); /* 5249 Internal Core takes priority over DMA */ 707a4145534SPeter Tyser mbar_writeByte(MCFSIM_SYPCR, 0x00); 708a4145534SPeter Tyser mbar_writeByte(MCFSIM_SWIVR, 0x0f); 709a4145534SPeter Tyser mbar_writeByte(MCFSIM_SWSR, 0x00); 710a4145534SPeter Tyser mbar_writeLong(MCFSIM_IMR, 0xfffffbff); 711a4145534SPeter Tyser mbar_writeByte(MCFSIM_SWDICR, 0x00); 712a4145534SPeter Tyser mbar_writeByte(MCFSIM_TIMER1ICR, 0x00); 713a4145534SPeter Tyser mbar_writeByte(MCFSIM_TIMER2ICR, 0x88); 714a4145534SPeter Tyser mbar_writeByte(MCFSIM_I2CICR, 0x00); 715a4145534SPeter Tyser mbar_writeByte(MCFSIM_UART1ICR, 0x00); 716a4145534SPeter Tyser mbar_writeByte(MCFSIM_UART2ICR, 0x00); 717a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR6, 0x00); 718a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR7, 0x00); 719a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR8, 0x00); 720a4145534SPeter Tyser mbar_writeByte(MCFSIM_ICR9, 0x00); 721a4145534SPeter Tyser mbar_writeByte(MCFSIM_QSPIICR, 0x00); 722a4145534SPeter Tyser 723a4145534SPeter Tyser mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080); 724a4145534SPeter Tyser mbar2_writeByte(MCFSIM_INTBASE, 0x40); /* Base interrupts at 64 */ 725a4145534SPeter Tyser mbar2_writeByte(MCFSIM_SPURVEC, 0x00); 726a4145534SPeter Tyser mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); /* Enable a 1 cycle pre-drive cycle on CS1 */ 727a4145534SPeter Tyser 728a4145534SPeter Tyser /* Setup interrupt priorities for gpio7 */ 729a4145534SPeter Tyser /* mbar2_writeLong(MCFSIM_INTLEV5, 0x70000000); */ 730a4145534SPeter Tyser 731a4145534SPeter Tyser /* IDE Config registers */ 732a4145534SPeter Tyser mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); 733a4145534SPeter Tyser mbar2_writeLong(MCFSIM_IDECONFIG2, 0x00000000); 734a4145534SPeter Tyser 735a4145534SPeter Tyser /* FlexBus Chipselect */ 736a4145534SPeter Tyser init_fbcs(); 737a4145534SPeter Tyser 738a4145534SPeter Tyser /* enable instruction cache now */ 739a4145534SPeter Tyser icache_enable(); 740a4145534SPeter Tyser } 741a4145534SPeter Tyser 742a4145534SPeter Tyser /* 743a4145534SPeter Tyser * initialize higher level parts of CPU like timers 744a4145534SPeter Tyser */ 745a4145534SPeter Tyser int cpu_init_r(void) 746a4145534SPeter Tyser { 747a4145534SPeter Tyser return (0); 748a4145534SPeter Tyser } 749a4145534SPeter Tyser 750a4145534SPeter Tyser void uart_port_conf(int port) 751a4145534SPeter Tyser { 752a4145534SPeter Tyser } 753a4145534SPeter Tyser #endif /* #if defined(CONFIG_M5249) */ 754