xref: /rk3399_rockchip-uboot/arch/m68k/cpu/mcf52x2/cpu_init.c (revision 035ebf85b09cf11c820ae9eec414097420741abd)
1a4145534SPeter Tyser /*
2a4145534SPeter Tyser  * (C) Copyright 2003
3a4145534SPeter Tyser  * Josef Baumgartner <josef.baumgartner@telex.de>
4a4145534SPeter Tyser  *
5a4145534SPeter Tyser  * MCF5282 additionals
6a4145534SPeter Tyser  * (C) Copyright 2005
7a4145534SPeter Tyser  * BuS Elektronik GmbH & Co. KG <esw@bus-elektronik.de>
8a4145534SPeter Tyser  * (c) Copyright 2010
9a4145534SPeter Tyser  * Arcturus Networks Inc. <www.arcturusnetworks.com>
10a4145534SPeter Tyser  *
1132dbaafaSAlison Wang  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
12a4145534SPeter Tyser  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
13a4145534SPeter Tyser  * Hayden Fraser (Hayden.Fraser@freescale.com)
14a4145534SPeter Tyser  *
15a4145534SPeter Tyser  * MCF5275 additions
16a4145534SPeter Tyser  * Copyright (C) 2008 Arthur Shipkowski (art@videon-central.com)
17a4145534SPeter Tyser  *
18*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
19a4145534SPeter Tyser  */
20a4145534SPeter Tyser 
21a4145534SPeter Tyser #include <common.h>
22a4145534SPeter Tyser #include <watchdog.h>
23a4145534SPeter Tyser #include <asm/immap.h>
2432dbaafaSAlison Wang #include <asm/io.h>
25a4145534SPeter Tyser 
26a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
27a4145534SPeter Tyser #include <config.h>
28a4145534SPeter Tyser #include <net.h>
29a4145534SPeter Tyser #include <asm/fec.h>
30a4145534SPeter Tyser #endif
31a4145534SPeter Tyser 
32a4145534SPeter Tyser #ifndef CONFIG_M5272
33a4145534SPeter Tyser /* Only 5272 Flexbus chipselect is different from the rest */
init_fbcs(void)34a4145534SPeter Tyser void init_fbcs(void)
35a4145534SPeter Tyser {
3632dbaafaSAlison Wang 	fbcs_t *fbcs = (fbcs_t *) (MMAP_FBCS);
37a4145534SPeter Tyser 
38a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) \
39a4145534SPeter Tyser      && defined(CONFIG_SYS_CS0_CTRL))
4032dbaafaSAlison Wang 	out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
4132dbaafaSAlison Wang 	out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
4232dbaafaSAlison Wang 	out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
43a4145534SPeter Tyser #else
44a4145534SPeter Tyser #warning "Chip Select 0 are not initialized/used"
45a4145534SPeter Tyser #endif
46a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) \
47a4145534SPeter Tyser      && defined(CONFIG_SYS_CS1_CTRL))
4832dbaafaSAlison Wang 	out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
4932dbaafaSAlison Wang 	out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
5032dbaafaSAlison Wang 	out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
51a4145534SPeter Tyser #endif
52a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) \
53a4145534SPeter Tyser      && defined(CONFIG_SYS_CS2_CTRL))
5432dbaafaSAlison Wang 	out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
5532dbaafaSAlison Wang 	out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
5632dbaafaSAlison Wang 	out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
57a4145534SPeter Tyser #endif
58a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) \
59a4145534SPeter Tyser      && defined(CONFIG_SYS_CS3_CTRL))
6032dbaafaSAlison Wang 	out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
6132dbaafaSAlison Wang 	out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
6232dbaafaSAlison Wang 	out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
63a4145534SPeter Tyser #endif
64a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) \
65a4145534SPeter Tyser      && defined(CONFIG_SYS_CS4_CTRL))
6632dbaafaSAlison Wang 	out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
6732dbaafaSAlison Wang 	out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
6832dbaafaSAlison Wang 	out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
69a4145534SPeter Tyser #endif
70a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) \
71a4145534SPeter Tyser      && defined(CONFIG_SYS_CS5_CTRL))
7232dbaafaSAlison Wang 	out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
7332dbaafaSAlison Wang 	out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
7432dbaafaSAlison Wang 	out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
75a4145534SPeter Tyser #endif
76a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) \
77a4145534SPeter Tyser      && defined(CONFIG_SYS_CS6_CTRL))
7832dbaafaSAlison Wang 	out_be32(&fbcs->csar6, CONFIG_SYS_CS6_BASE);
7932dbaafaSAlison Wang 	out_be32(&fbcs->cscr6, CONFIG_SYS_CS6_CTRL);
8032dbaafaSAlison Wang 	out_be32(&fbcs->csmr6, CONFIG_SYS_CS6_MASK);
81a4145534SPeter Tyser #endif
82a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) \
83a4145534SPeter Tyser      && defined(CONFIG_SYS_CS7_CTRL))
8432dbaafaSAlison Wang 	out_be32(&fbcs->csar7, CONFIG_SYS_CS7_BASE);
8532dbaafaSAlison Wang 	out_be32(&fbcs->cscr7, CONFIG_SYS_CS7_CTRL);
8632dbaafaSAlison Wang 	out_be32(&fbcs->csmr7, CONFIG_SYS_CS7_MASK);
87a4145534SPeter Tyser #endif
88a4145534SPeter Tyser }
89a4145534SPeter Tyser #endif
90a4145534SPeter Tyser 
91a4145534SPeter Tyser #if defined(CONFIG_M5208)
cpu_init_f(void)92a4145534SPeter Tyser void cpu_init_f(void)
93a4145534SPeter Tyser {
9432dbaafaSAlison Wang 	scm1_t *scm1 = (scm1_t *) MMAP_SCM1;
95a4145534SPeter Tyser 
96a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG
9732dbaafaSAlison Wang 	wdog_t *wdg = (wdog_t *) MMAP_WDOG;
98a4145534SPeter Tyser 
99a4145534SPeter Tyser 	/* Disable the watchdog if we aren't using it */
10032dbaafaSAlison Wang 	out_be16(&wdg->cr, 0);
101a4145534SPeter Tyser #endif
102a4145534SPeter Tyser 
10332dbaafaSAlison Wang 	out_be32(&scm1->mpr, 0x77777777);
10432dbaafaSAlison Wang 	out_be32(&scm1->pacra, 0);
10532dbaafaSAlison Wang 	out_be32(&scm1->pacrb, 0);
10632dbaafaSAlison Wang 	out_be32(&scm1->pacrc, 0);
10732dbaafaSAlison Wang 	out_be32(&scm1->pacrd, 0);
10832dbaafaSAlison Wang 	out_be32(&scm1->pacre, 0);
10932dbaafaSAlison Wang 	out_be32(&scm1->pacrf, 0);
110a4145534SPeter Tyser 
111a4145534SPeter Tyser 	/* FlexBus Chipselect */
112a4145534SPeter Tyser 	init_fbcs();
113a4145534SPeter Tyser 
114a4145534SPeter Tyser 	icache_enable();
115a4145534SPeter Tyser }
116a4145534SPeter Tyser 
117a4145534SPeter Tyser /* initialize higher level parts of CPU like timers */
cpu_init_r(void)118a4145534SPeter Tyser int cpu_init_r(void)
119a4145534SPeter Tyser {
120a4145534SPeter Tyser 	return (0);
121a4145534SPeter Tyser }
122a4145534SPeter Tyser 
uart_port_conf(int port)123a4145534SPeter Tyser void uart_port_conf(int port)
124a4145534SPeter Tyser {
12532dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
126a4145534SPeter Tyser 
127a4145534SPeter Tyser 	/* Setup Ports: */
128a4145534SPeter Tyser 	switch (port) {
129a4145534SPeter Tyser 	case 0:
13032dbaafaSAlison Wang 		clrbits_be16(&gpio->par_uart, ~GPIO_PAR_UART0_UNMASK);
13132dbaafaSAlison Wang 		setbits_be16(&gpio->par_uart, GPIO_PAR_UART_U0TXD | GPIO_PAR_UART_U0RXD);
132a4145534SPeter Tyser 		break;
133a4145534SPeter Tyser 	case 1:
13432dbaafaSAlison Wang 		clrbits_be16(&gpio->par_uart, ~GPIO_PAR_UART0_UNMASK);
13532dbaafaSAlison Wang 		setbits_be16(&gpio->par_uart, GPIO_PAR_UART_U1TXD | GPIO_PAR_UART_U1RXD);
136a4145534SPeter Tyser 		break;
137a4145534SPeter Tyser 	case 2:
138a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_PRI_GPIO
13932dbaafaSAlison Wang 		clrbits_8(&gpio->par_timer,
14032dbaafaSAlison Wang 			~(GPIO_PAR_TMR_TIN0_UNMASK | GPIO_PAR_TMR_TIN1_UNMASK));
14132dbaafaSAlison Wang 		setbits_8(&gpio->par_timer,
14232dbaafaSAlison Wang 			GPIO_PAR_TMR_TIN0_U2TXD | GPIO_PAR_TMR_TIN1_U2RXD);
143a4145534SPeter Tyser #endif
144a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_ALT1_GPIO
14532dbaafaSAlison Wang 		clrbits_8(&gpio->par_feci2c,
14632dbaafaSAlison Wang 			~(GPIO_PAR_FECI2C_MDC_UNMASK | GPIO_PAR_FECI2C_MDIO_UNMASK));
14732dbaafaSAlison Wang 		setbits_8(&gpio->par_feci2c,
14832dbaafaSAlison Wang 			GPIO_PAR_FECI2C_MDC_U2TXD | GPIO_PAR_FECI2C_MDIO_U2RXD);
149a4145534SPeter Tyser #endif
150a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_ALT1_GPIO
15132dbaafaSAlison Wang 		clrbits_8(&gpio->par_feci2c,
15232dbaafaSAlison Wang 			~(GPIO_PAR_FECI2C_SDA_UNMASK | GPIO_PAR_FECI2C_SCL_UNMASK));
15332dbaafaSAlison Wang 		setbits_8(&gpio->par_feci2c,
15432dbaafaSAlison Wang 			GPIO_PAR_FECI2C_SDA_U2TXD | GPIO_PAR_FECI2C_SCL_U2RXD);
155a4145534SPeter Tyser #endif
156a4145534SPeter Tyser 		break;
157a4145534SPeter Tyser 	}
158a4145534SPeter Tyser }
159a4145534SPeter Tyser 
160a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)161a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear)
162a4145534SPeter Tyser {
16332dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
164a4145534SPeter Tyser 
165a4145534SPeter Tyser 	if (setclear) {
16632dbaafaSAlison Wang 		setbits_8(&gpio->par_fec,
16732dbaafaSAlison Wang 			GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC);
16832dbaafaSAlison Wang 		setbits_8(&gpio->par_feci2c,
16932dbaafaSAlison Wang 			GPIO_PAR_FECI2C_MDC_MDC | GPIO_PAR_FECI2C_MDIO_MDIO);
170a4145534SPeter Tyser 	} else {
17132dbaafaSAlison Wang 		clrbits_8(&gpio->par_fec,
17232dbaafaSAlison Wang 			~(GPIO_PAR_FEC_7W_UNMASK & GPIO_PAR_FEC_MII_UNMASK));
17332dbaafaSAlison Wang 		clrbits_8(&gpio->par_feci2c, ~GPIO_PAR_FECI2C_RMII_UNMASK);
174a4145534SPeter Tyser 	}
175a4145534SPeter Tyser 	return 0;
176a4145534SPeter Tyser }
177a4145534SPeter Tyser #endif				/* CONFIG_CMD_NET */
178a4145534SPeter Tyser #endif				/* CONFIG_M5208 */
179a4145534SPeter Tyser 
180a4145534SPeter Tyser #if defined(CONFIG_M5253)
181a4145534SPeter Tyser /*
182a4145534SPeter Tyser  * Breath some life into the CPU...
183a4145534SPeter Tyser  *
184a4145534SPeter Tyser  * Set up the memory map,
185a4145534SPeter Tyser  * initialize a bunch of registers,
186a4145534SPeter Tyser  * initialize the UPM's
187a4145534SPeter Tyser  */
cpu_init_f(void)188a4145534SPeter Tyser void cpu_init_f(void)
189a4145534SPeter Tyser {
190a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_MPARK, 0x40);	/* 5249 Internal Core takes priority over DMA */
191a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SYPCR, 0x00);
192a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SWIVR, 0x0f);
193a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SWSR, 0x00);
194a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SWDICR, 0x00);
195a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_TIMER1ICR, 0x00);
196a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_TIMER2ICR, 0x88);
197a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_I2CICR, 0x00);
198a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_UART1ICR, 0x00);
199a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_UART2ICR, 0x00);
200a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR6, 0x00);
201a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR7, 0x00);
202a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR8, 0x00);
203a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR9, 0x00);
204a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_QSPIICR, 0x00);
205a4145534SPeter Tyser 
206a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080);
207a4145534SPeter Tyser 	mbar2_writeByte(MCFSIM_INTBASE, 0x40);	/* Base interrupts at 64 */
208a4145534SPeter Tyser 	mbar2_writeByte(MCFSIM_SPURVEC, 0x00);
209a4145534SPeter Tyser 
210a4145534SPeter Tyser 	/*mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020); */ /* Enable a 1 cycle pre-drive cycle on CS1 */
211a4145534SPeter Tyser 
212a4145534SPeter Tyser 	/* FlexBus Chipselect */
213a4145534SPeter Tyser 	init_fbcs();
214a4145534SPeter Tyser 
21500f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C_FSL
216a4145534SPeter Tyser 	CONFIG_SYS_I2C_PINMUX_REG =
217a4145534SPeter Tyser 	    CONFIG_SYS_I2C_PINMUX_REG & CONFIG_SYS_I2C_PINMUX_CLR;
218a4145534SPeter Tyser 	CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET;
219a4145534SPeter Tyser #ifdef CONFIG_SYS_I2C2_OFFSET
220a4145534SPeter Tyser 	CONFIG_SYS_I2C2_PINMUX_REG &= CONFIG_SYS_I2C2_PINMUX_CLR;
221a4145534SPeter Tyser 	CONFIG_SYS_I2C2_PINMUX_REG |= CONFIG_SYS_I2C2_PINMUX_SET;
222a4145534SPeter Tyser #endif
223a4145534SPeter Tyser #endif
224a4145534SPeter Tyser 
225a4145534SPeter Tyser 	/* enable instruction cache now */
226a4145534SPeter Tyser 	icache_enable();
227a4145534SPeter Tyser }
228a4145534SPeter Tyser 
229a4145534SPeter Tyser /*initialize higher level parts of CPU like timers */
cpu_init_r(void)230a4145534SPeter Tyser int cpu_init_r(void)
231a4145534SPeter Tyser {
232a4145534SPeter Tyser 	return (0);
233a4145534SPeter Tyser }
234a4145534SPeter Tyser 
uart_port_conf(int port)235a4145534SPeter Tyser void uart_port_conf(int port)
236a4145534SPeter Tyser {
23732dbaafaSAlison Wang 	u32 *par = (u32 *) MMAP_PAR;
238a4145534SPeter Tyser 
239a4145534SPeter Tyser 	/* Setup Ports: */
240a4145534SPeter Tyser 	switch (port) {
241a4145534SPeter Tyser 	case 1:
24232dbaafaSAlison Wang 		clrbits_be32(par, 0x00180000);
24332dbaafaSAlison Wang 		setbits_be32(par, 0x00180000);
244a4145534SPeter Tyser 		break;
245a4145534SPeter Tyser 	case 2:
24632dbaafaSAlison Wang 		clrbits_be32(par, 0x00000003);
24732dbaafaSAlison Wang 		clrbits_be32(par, 0xFFFFFFFC);
248a4145534SPeter Tyser 		break;
249a4145534SPeter Tyser 	}
250a4145534SPeter Tyser }
251a4145534SPeter Tyser #endif				/* #if defined(CONFIG_M5253) */
252a4145534SPeter Tyser 
253a4145534SPeter Tyser #if defined(CONFIG_M5271)
cpu_init_f(void)254a4145534SPeter Tyser void cpu_init_f(void)
255a4145534SPeter Tyser {
256a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG
257a4145534SPeter Tyser 	/* Disable the watchdog if we aren't using it */
258a4145534SPeter Tyser 	mbar_writeShort(MCF_WTM_WCR, 0);
259a4145534SPeter Tyser #endif
260a4145534SPeter Tyser 
261a4145534SPeter Tyser 	/* FlexBus Chipselect */
262a4145534SPeter Tyser 	init_fbcs();
263a4145534SPeter Tyser 
264a4145534SPeter Tyser #ifdef CONFIG_SYS_MCF_SYNCR
265a4145534SPeter Tyser 	/* Set clockspeed according to board header file */
266a4145534SPeter Tyser 	mbar_writeLong(MCF_FMPLL_SYNCR, CONFIG_SYS_MCF_SYNCR);
267a4145534SPeter Tyser #else
268a4145534SPeter Tyser 	/* Set clockspeed to 100MHz */
269a4145534SPeter Tyser 	mbar_writeLong(MCF_FMPLL_SYNCR,
270a4145534SPeter Tyser 			MCF_FMPLL_SYNCR_MFD(0) | MCF_FMPLL_SYNCR_RFD(0));
271a4145534SPeter Tyser #endif
27265f0d121SMike Frysinger 	while (!(mbar_readByte(MCF_FMPLL_SYNSR) & MCF_FMPLL_SYNSR_LOCK)) ;
273a4145534SPeter Tyser }
274a4145534SPeter Tyser 
275a4145534SPeter Tyser /*
276a4145534SPeter Tyser  * initialize higher level parts of CPU like timers
277a4145534SPeter Tyser  */
cpu_init_r(void)278a4145534SPeter Tyser int cpu_init_r(void)
279a4145534SPeter Tyser {
280a4145534SPeter Tyser 	return (0);
281a4145534SPeter Tyser }
282a4145534SPeter Tyser 
uart_port_conf(int port)283a4145534SPeter Tyser void uart_port_conf(int port)
284a4145534SPeter Tyser {
285a4145534SPeter Tyser 	u16 temp;
286a4145534SPeter Tyser 
287a4145534SPeter Tyser 	/* Setup Ports: */
288a4145534SPeter Tyser 	switch (port) {
289a4145534SPeter Tyser 	case 0:
290a4145534SPeter Tyser 		temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xFFF3;
291a4145534SPeter Tyser 		temp |= (MCF_GPIO_PAR_UART_U0TXD | MCF_GPIO_PAR_UART_U0RXD);
292a4145534SPeter Tyser 		mbar_writeShort(MCF_GPIO_PAR_UART, temp);
293a4145534SPeter Tyser 		break;
294a4145534SPeter Tyser 	case 1:
295a4145534SPeter Tyser 		temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xF0FF;
296a4145534SPeter Tyser 		temp |= (MCF_GPIO_PAR_UART_U1RXD_UART1 | MCF_GPIO_PAR_UART_U1TXD_UART1);
297a4145534SPeter Tyser 		mbar_writeShort(MCF_GPIO_PAR_UART, temp);
298a4145534SPeter Tyser 		break;
299a4145534SPeter Tyser 	case 2:
300a4145534SPeter Tyser 		temp = mbar_readShort(MCF_GPIO_PAR_UART) & 0xCFFF;
301a4145534SPeter Tyser 		temp |= (0x3000);
302a4145534SPeter Tyser 		mbar_writeShort(MCF_GPIO_PAR_UART, temp);
303a4145534SPeter Tyser 		break;
304a4145534SPeter Tyser 	}
305a4145534SPeter Tyser }
306a4145534SPeter Tyser 
307a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)308a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear)
309a4145534SPeter Tyser {
310a4145534SPeter Tyser 	if (setclear) {
311a4145534SPeter Tyser 		/* Enable Ethernet pins */
312a4145534SPeter Tyser 		mbar_writeByte(MCF_GPIO_PAR_FECI2C,
313a4145534SPeter Tyser 			       (mbar_readByte(MCF_GPIO_PAR_FECI2C) | 0xF0));
314a4145534SPeter Tyser 	} else {
315a4145534SPeter Tyser 	}
316a4145534SPeter Tyser 
317a4145534SPeter Tyser 	return 0;
318a4145534SPeter Tyser }
319a4145534SPeter Tyser #endif				/* CONFIG_CMD_NET */
32059d06122SRichard Retanubun 
32159d06122SRichard Retanubun #endif				/* CONFIG_M5271 */
322a4145534SPeter Tyser 
323a4145534SPeter Tyser #if defined(CONFIG_M5272)
324a4145534SPeter Tyser /*
325a4145534SPeter Tyser  * Breath some life into the CPU...
326a4145534SPeter Tyser  *
327a4145534SPeter Tyser  * Set up the memory map,
328a4145534SPeter Tyser  * initialize a bunch of registers,
329a4145534SPeter Tyser  * initialize the UPM's
330a4145534SPeter Tyser  */
cpu_init_f(void)331a4145534SPeter Tyser void cpu_init_f(void)
332a4145534SPeter Tyser {
333a4145534SPeter Tyser 	/* if we come from RAM we assume the CPU is
334a4145534SPeter Tyser 	 * already initialized.
335a4145534SPeter Tyser 	 */
336a4145534SPeter Tyser #ifndef CONFIG_MONITOR_IS_IN_RAM
33732dbaafaSAlison Wang 	sysctrl_t *sysctrl = (sysctrl_t *) (CONFIG_SYS_MBAR);
33832dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *) (MMAP_GPIO);
33932dbaafaSAlison Wang 	csctrl_t *csctrl = (csctrl_t *) (MMAP_FBCS);
340a4145534SPeter Tyser 
34132dbaafaSAlison Wang 	out_be16(&sysctrl->sc_scr, CONFIG_SYS_SCR);
34232dbaafaSAlison Wang 	out_be16(&sysctrl->sc_spr, CONFIG_SYS_SPR);
343a4145534SPeter Tyser 
344a4145534SPeter Tyser 	/* Setup Ports: */
34532dbaafaSAlison Wang 	out_be32(&gpio->gpio_pacnt, CONFIG_SYS_PACNT);
34632dbaafaSAlison Wang 	out_be16(&gpio->gpio_paddr, CONFIG_SYS_PADDR);
34732dbaafaSAlison Wang 	out_be16(&gpio->gpio_padat, CONFIG_SYS_PADAT);
34832dbaafaSAlison Wang 	out_be32(&gpio->gpio_pbcnt, CONFIG_SYS_PBCNT);
34932dbaafaSAlison Wang 	out_be16(&gpio->gpio_pbddr, CONFIG_SYS_PBDDR);
35032dbaafaSAlison Wang 	out_be16(&gpio->gpio_pbdat, CONFIG_SYS_PBDAT);
35132dbaafaSAlison Wang 	out_be32(&gpio->gpio_pdcnt, CONFIG_SYS_PDCNT);
352a4145534SPeter Tyser 
353a4145534SPeter Tyser 	/* Memory Controller: */
35432dbaafaSAlison Wang 	out_be32(&csctrl->cs_br0, CONFIG_SYS_BR0_PRELIM);
35532dbaafaSAlison Wang 	out_be32(&csctrl->cs_or0, CONFIG_SYS_OR0_PRELIM);
356a4145534SPeter Tyser 
357a4145534SPeter Tyser #if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
35832dbaafaSAlison Wang 	out_be32(&csctrl->cs_br1, CONFIG_SYS_BR1_PRELIM);
35932dbaafaSAlison Wang 	out_be32(&csctrl->cs_or1, CONFIG_SYS_OR1_PRELIM);
360a4145534SPeter Tyser #endif
361a4145534SPeter Tyser 
362a4145534SPeter Tyser #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
36332dbaafaSAlison Wang 	out_be32(&csctrl->cs_br2, CONFIG_SYS_BR2_PRELIM);
36432dbaafaSAlison Wang 	out_be32(&csctrl->cs_or2, CONFIG_SYS_OR2_PRELIM);
365a4145534SPeter Tyser #endif
366a4145534SPeter Tyser 
367a4145534SPeter Tyser #if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
36832dbaafaSAlison Wang 	out_be32(&csctrl->cs_br3, CONFIG_SYS_BR3_PRELIM);
36932dbaafaSAlison Wang 	out_be32(&csctrl->cs_or3, CONFIG_SYS_OR3_PRELIM);
370a4145534SPeter Tyser #endif
371a4145534SPeter Tyser 
372a4145534SPeter Tyser #if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM)
37332dbaafaSAlison Wang 	out_be32(&csctrl->cs_br4, CONFIG_SYS_BR4_PRELIM);
37432dbaafaSAlison Wang 	out_be32(&csctrl->cs_or4, CONFIG_SYS_OR4_PRELIM);
375a4145534SPeter Tyser #endif
376a4145534SPeter Tyser 
377a4145534SPeter Tyser #if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM)
37832dbaafaSAlison Wang 	out_be32(&csctrl->cs_br5, CONFIG_SYS_BR5_PRELIM);
37932dbaafaSAlison Wang 	out_be32(&csctrl->cs_or5, CONFIG_SYS_OR5_PRELIM);
380a4145534SPeter Tyser #endif
381a4145534SPeter Tyser 
382a4145534SPeter Tyser #if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM)
38332dbaafaSAlison Wang 	out_be32(&csctrl->cs_br6, CONFIG_SYS_BR6_PRELIM);
38432dbaafaSAlison Wang 	out_be32(&csctrl->cs_or6, CONFIG_SYS_OR6_PRELIM);
385a4145534SPeter Tyser #endif
386a4145534SPeter Tyser 
387a4145534SPeter Tyser #if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM)
38832dbaafaSAlison Wang 	out_be32(&csctrl->cs_br7, CONFIG_SYS_BR7_PRELIM);
38932dbaafaSAlison Wang 	out_be32(&csctrl->cs_or7, CONFIG_SYS_OR7_PRELIM);
390a4145534SPeter Tyser #endif
391a4145534SPeter Tyser 
392a4145534SPeter Tyser #endif				/* #ifndef CONFIG_MONITOR_IS_IN_RAM */
393a4145534SPeter Tyser 
394a4145534SPeter Tyser 	/* enable instruction cache now */
395a4145534SPeter Tyser 	icache_enable();
396a4145534SPeter Tyser 
397a4145534SPeter Tyser }
398a4145534SPeter Tyser 
399a4145534SPeter Tyser /*
400a4145534SPeter Tyser  * initialize higher level parts of CPU like timers
401a4145534SPeter Tyser  */
cpu_init_r(void)402a4145534SPeter Tyser int cpu_init_r(void)
403a4145534SPeter Tyser {
404a4145534SPeter Tyser 	return (0);
405a4145534SPeter Tyser }
406a4145534SPeter Tyser 
uart_port_conf(int port)407a4145534SPeter Tyser void uart_port_conf(int port)
408a4145534SPeter Tyser {
40932dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
410a4145534SPeter Tyser 
411a4145534SPeter Tyser 	/* Setup Ports: */
412a4145534SPeter Tyser 	switch (port) {
413a4145534SPeter Tyser 	case 0:
41432dbaafaSAlison Wang 		clrbits_be32(&gpio->gpio_pbcnt,
41532dbaafaSAlison Wang 			GPIO_PBCNT_PB0MSK | GPIO_PBCNT_PB1MSK);
41632dbaafaSAlison Wang 		setbits_be32(&gpio->gpio_pbcnt,
41732dbaafaSAlison Wang 			GPIO_PBCNT_URT0_TXD | GPIO_PBCNT_URT0_RXD);
418a4145534SPeter Tyser 		break;
419a4145534SPeter Tyser 	case 1:
42032dbaafaSAlison Wang 		clrbits_be32(&gpio->gpio_pdcnt,
42132dbaafaSAlison Wang 			GPIO_PDCNT_PD1MSK | GPIO_PDCNT_PD4MSK);
42232dbaafaSAlison Wang 		setbits_be32(&gpio->gpio_pdcnt,
42332dbaafaSAlison Wang 			GPIO_PDCNT_URT1_RXD | GPIO_PDCNT_URT1_TXD);
424a4145534SPeter Tyser 		break;
425a4145534SPeter Tyser 	}
426a4145534SPeter Tyser }
427a4145534SPeter Tyser 
428a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)429a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear)
430a4145534SPeter Tyser {
43132dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
432a4145534SPeter Tyser 
433a4145534SPeter Tyser 	if (setclear) {
43432dbaafaSAlison Wang 		setbits_be32(&gpio->gpio_pbcnt,
43532dbaafaSAlison Wang 			GPIO_PBCNT_E_MDC | GPIO_PBCNT_E_RXER |
436a4145534SPeter Tyser 			GPIO_PBCNT_E_RXD1 | GPIO_PBCNT_E_RXD2 |
437a4145534SPeter Tyser 			GPIO_PBCNT_E_RXD3 | GPIO_PBCNT_E_TXD1 |
43832dbaafaSAlison Wang 			GPIO_PBCNT_E_TXD2 | GPIO_PBCNT_E_TXD3);
439a4145534SPeter Tyser 	} else {
440a4145534SPeter Tyser 	}
441a4145534SPeter Tyser 	return 0;
442a4145534SPeter Tyser }
443a4145534SPeter Tyser #endif				/* CONFIG_CMD_NET */
444a4145534SPeter Tyser #endif				/* #if defined(CONFIG_M5272) */
445a4145534SPeter Tyser 
446a4145534SPeter Tyser #if defined(CONFIG_M5275)
447a4145534SPeter Tyser 
448a4145534SPeter Tyser /*
449a4145534SPeter Tyser  * Breathe some life into the CPU...
450a4145534SPeter Tyser  *
451a4145534SPeter Tyser  * Set up the memory map,
452a4145534SPeter Tyser  * initialize a bunch of registers,
453a4145534SPeter Tyser  * initialize the UPM's
454a4145534SPeter Tyser  */
cpu_init_f(void)455a4145534SPeter Tyser void cpu_init_f(void)
456a4145534SPeter Tyser {
457a4145534SPeter Tyser 	/*
458a4145534SPeter Tyser 	 * if we come from RAM we assume the CPU is
459a4145534SPeter Tyser 	 * already initialized.
460a4145534SPeter Tyser 	 */
461a4145534SPeter Tyser 
462a4145534SPeter Tyser #ifndef CONFIG_MONITOR_IS_IN_RAM
46332dbaafaSAlison Wang 	wdog_t *wdog_reg = (wdog_t *) (MMAP_WDOG);
46432dbaafaSAlison Wang 	gpio_t *gpio_reg = (gpio_t *) (MMAP_GPIO);
465a4145534SPeter Tyser 
466a4145534SPeter Tyser 	/* Kill watchdog so we can initialize the PLL */
46732dbaafaSAlison Wang 	out_be16(&wdog_reg->wcr, 0);
468a4145534SPeter Tyser 
469a4145534SPeter Tyser 	/* FlexBus Chipselect */
470a4145534SPeter Tyser 	init_fbcs();
471a4145534SPeter Tyser #endif				/* #ifndef CONFIG_MONITOR_IS_IN_RAM */
472a4145534SPeter Tyser 
47300f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C_FSL
474a4145534SPeter Tyser 	CONFIG_SYS_I2C_PINMUX_REG &= CONFIG_SYS_I2C_PINMUX_CLR;
475a4145534SPeter Tyser 	CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET;
476a4145534SPeter Tyser #endif
477a4145534SPeter Tyser 
478a4145534SPeter Tyser 	/* enable instruction cache now */
479a4145534SPeter Tyser 	icache_enable();
480a4145534SPeter Tyser }
481a4145534SPeter Tyser 
482a4145534SPeter Tyser /*
483a4145534SPeter Tyser  * initialize higher level parts of CPU like timers
484a4145534SPeter Tyser  */
cpu_init_r(void)485a4145534SPeter Tyser int cpu_init_r(void)
486a4145534SPeter Tyser {
487a4145534SPeter Tyser 	return (0);
488a4145534SPeter Tyser }
489a4145534SPeter Tyser 
uart_port_conf(int port)490a4145534SPeter Tyser void uart_port_conf(int port)
491a4145534SPeter Tyser {
49232dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *) MMAP_GPIO;
493a4145534SPeter Tyser 
494a4145534SPeter Tyser 	/* Setup Ports: */
495a4145534SPeter Tyser 	switch (port) {
496a4145534SPeter Tyser 	case 0:
49732dbaafaSAlison Wang 		clrbits_be16(&gpio->par_uart, UART0_ENABLE_MASK);
49832dbaafaSAlison Wang 		setbits_be16(&gpio->par_uart, UART0_ENABLE_MASK);
499a4145534SPeter Tyser 		break;
500a4145534SPeter Tyser 	case 1:
50132dbaafaSAlison Wang 		clrbits_be16(&gpio->par_uart, UART1_ENABLE_MASK);
50232dbaafaSAlison Wang 		setbits_be16(&gpio->par_uart, UART1_ENABLE_MASK);
503a4145534SPeter Tyser 		break;
504a4145534SPeter Tyser 	case 2:
50532dbaafaSAlison Wang 		clrbits_be16(&gpio->par_uart, UART2_ENABLE_MASK);
50632dbaafaSAlison Wang 		setbits_be16(&gpio->par_uart, UART2_ENABLE_MASK);
507a4145534SPeter Tyser 		break;
508a4145534SPeter Tyser 	}
509a4145534SPeter Tyser }
510a4145534SPeter Tyser 
511a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)512a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear)
513a4145534SPeter Tyser {
514a4145534SPeter Tyser 	struct fec_info_s *info = (struct fec_info_s *) dev->priv;
51532dbaafaSAlison Wang 	gpio_t *gpio = (gpio_t *)MMAP_GPIO;
516a4145534SPeter Tyser 
517a4145534SPeter Tyser 	if (setclear) {
518a4145534SPeter Tyser 		/* Enable Ethernet pins */
519a4145534SPeter Tyser 		if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
52032dbaafaSAlison Wang 			setbits_be16(&gpio->par_feci2c, 0x0f00);
52132dbaafaSAlison Wang 			setbits_8(&gpio->par_fec0hl, 0xc0);
522a4145534SPeter Tyser 		} else {
52332dbaafaSAlison Wang 			setbits_be16(&gpio->par_feci2c, 0x00a0);
52432dbaafaSAlison Wang 			setbits_8(&gpio->par_fec1hl, 0xc0);
525a4145534SPeter Tyser 		}
526a4145534SPeter Tyser 	} else {
527a4145534SPeter Tyser 		if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
52832dbaafaSAlison Wang 			clrbits_be16(&gpio->par_feci2c, 0x0f00);
52932dbaafaSAlison Wang 			clrbits_8(&gpio->par_fec0hl, 0xc0);
530a4145534SPeter Tyser 		} else {
53132dbaafaSAlison Wang 			clrbits_be16(&gpio->par_feci2c, 0x00a0);
53232dbaafaSAlison Wang 			clrbits_8(&gpio->par_fec1hl, 0xc0);
533a4145534SPeter Tyser 		}
534a4145534SPeter Tyser 	}
535a4145534SPeter Tyser 
536a4145534SPeter Tyser 	return 0;
537a4145534SPeter Tyser }
538a4145534SPeter Tyser #endif				/* CONFIG_CMD_NET */
539a4145534SPeter Tyser #endif				/* #if defined(CONFIG_M5275) */
540a4145534SPeter Tyser 
541a4145534SPeter Tyser #if defined(CONFIG_M5282)
542a4145534SPeter Tyser /*
543a4145534SPeter Tyser  * Breath some life into the CPU...
544a4145534SPeter Tyser  *
545a4145534SPeter Tyser  * Set up the memory map,
546a4145534SPeter Tyser  * initialize a bunch of registers,
547a4145534SPeter Tyser  * initialize the UPM's
548a4145534SPeter Tyser  */
cpu_init_f(void)549a4145534SPeter Tyser void cpu_init_f(void)
550a4145534SPeter Tyser {
551a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG
552a4145534SPeter Tyser 	/* disable watchdog if we aren't using it */
553a4145534SPeter Tyser 	MCFWTM_WCR = 0;
554a4145534SPeter Tyser #endif
555a4145534SPeter Tyser 
556a4145534SPeter Tyser #ifndef CONFIG_MONITOR_IS_IN_RAM
557a4145534SPeter Tyser 	/* Set speed /PLL */
558a4145534SPeter Tyser 	MCFCLOCK_SYNCR =
559a4145534SPeter Tyser 	    MCFCLOCK_SYNCR_MFD(CONFIG_SYS_MFD) |
560a4145534SPeter Tyser 	    MCFCLOCK_SYNCR_RFD(CONFIG_SYS_RFD);
561a4145534SPeter Tyser 	while (!(MCFCLOCK_SYNSR & MCFCLOCK_SYNSR_LOCK)) ;
562a4145534SPeter Tyser 
563a4145534SPeter Tyser 	MCFGPIO_PBCDPAR = 0xc0;
564a4145534SPeter Tyser 
565a4145534SPeter Tyser 	/* Set up the GPIO ports */
566a4145534SPeter Tyser #ifdef CONFIG_SYS_PEPAR
567a4145534SPeter Tyser 	MCFGPIO_PEPAR = CONFIG_SYS_PEPAR;
568a4145534SPeter Tyser #endif
569a4145534SPeter Tyser #ifdef	CONFIG_SYS_PFPAR
570a4145534SPeter Tyser 	MCFGPIO_PFPAR = CONFIG_SYS_PFPAR;
571a4145534SPeter Tyser #endif
572a4145534SPeter Tyser #ifdef CONFIG_SYS_PJPAR
573a4145534SPeter Tyser 	MCFGPIO_PJPAR = CONFIG_SYS_PJPAR;
574a4145534SPeter Tyser #endif
575a4145534SPeter Tyser #ifdef CONFIG_SYS_PSDPAR
576a4145534SPeter Tyser 	MCFGPIO_PSDPAR = CONFIG_SYS_PSDPAR;
577a4145534SPeter Tyser #endif
578a4145534SPeter Tyser #ifdef CONFIG_SYS_PASPAR
579a4145534SPeter Tyser 	MCFGPIO_PASPAR = CONFIG_SYS_PASPAR;
580a4145534SPeter Tyser #endif
581a4145534SPeter Tyser #ifdef CONFIG_SYS_PEHLPAR
582a4145534SPeter Tyser 	MCFGPIO_PEHLPAR = CONFIG_SYS_PEHLPAR;
583a4145534SPeter Tyser #endif
584a4145534SPeter Tyser #ifdef CONFIG_SYS_PQSPAR
585a4145534SPeter Tyser 	MCFGPIO_PQSPAR = CONFIG_SYS_PQSPAR;
586a4145534SPeter Tyser #endif
587a4145534SPeter Tyser #ifdef CONFIG_SYS_PTCPAR
588a4145534SPeter Tyser 	MCFGPIO_PTCPAR = CONFIG_SYS_PTCPAR;
589a4145534SPeter Tyser #endif
590a4145534SPeter Tyser #if defined(CONFIG_SYS_PORTTC)
591a4145534SPeter Tyser 	MCFGPIO_PORTTC = CONFIG_SYS_PORTTC;
592a4145534SPeter Tyser #endif
593a4145534SPeter Tyser #if defined(CONFIG_SYS_DDRTC)
594a4145534SPeter Tyser 	MCFGPIO_DDRTC  = CONFIG_SYS_DDRTC;
595a4145534SPeter Tyser #endif
596a4145534SPeter Tyser #ifdef CONFIG_SYS_PTDPAR
597a4145534SPeter Tyser 	MCFGPIO_PTDPAR = CONFIG_SYS_PTDPAR;
598a4145534SPeter Tyser #endif
599a4145534SPeter Tyser #ifdef CONFIG_SYS_PUAPAR
600a4145534SPeter Tyser 	MCFGPIO_PUAPAR = CONFIG_SYS_PUAPAR;
601a4145534SPeter Tyser #endif
602a4145534SPeter Tyser 
603a4145534SPeter Tyser #if defined(CONFIG_SYS_DDRD)
604a4145534SPeter Tyser 	MCFGPIO_DDRD = CONFIG_SYS_DDRD;
605a4145534SPeter Tyser #endif
606a4145534SPeter Tyser #ifdef CONFIG_SYS_DDRUA
607a4145534SPeter Tyser 	MCFGPIO_DDRUA = CONFIG_SYS_DDRUA;
608a4145534SPeter Tyser #endif
609a4145534SPeter Tyser 
610a4145534SPeter Tyser 	/* FlexBus Chipselect */
611a4145534SPeter Tyser 	init_fbcs();
612a4145534SPeter Tyser 
613a4145534SPeter Tyser #endif				/* CONFIG_MONITOR_IS_IN_RAM */
614a4145534SPeter Tyser 
615a4145534SPeter Tyser 	/* defer enabling cache until boot (see do_go) */
616a4145534SPeter Tyser 	/* icache_enable(); */
617a4145534SPeter Tyser }
618a4145534SPeter Tyser 
619a4145534SPeter Tyser /*
620a4145534SPeter Tyser  * initialize higher level parts of CPU like timers
621a4145534SPeter Tyser  */
cpu_init_r(void)622a4145534SPeter Tyser int cpu_init_r(void)
623a4145534SPeter Tyser {
624a4145534SPeter Tyser 	return (0);
625a4145534SPeter Tyser }
626a4145534SPeter Tyser 
uart_port_conf(int port)627a4145534SPeter Tyser void uart_port_conf(int port)
628a4145534SPeter Tyser {
629a4145534SPeter Tyser 	/* Setup Ports: */
630a4145534SPeter Tyser 	switch (port) {
631a4145534SPeter Tyser 	case 0:
632a4145534SPeter Tyser 		MCFGPIO_PUAPAR &= 0xFc;
633a4145534SPeter Tyser 		MCFGPIO_PUAPAR |= 0x03;
634a4145534SPeter Tyser 		break;
635a4145534SPeter Tyser 	case 1:
636a4145534SPeter Tyser 		MCFGPIO_PUAPAR &= 0xF3;
637a4145534SPeter Tyser 		MCFGPIO_PUAPAR |= 0x0C;
638a4145534SPeter Tyser 		break;
639a4145534SPeter Tyser 	case 2:
640a4145534SPeter Tyser 		MCFGPIO_PASPAR &= 0xFF0F;
641a4145534SPeter Tyser 		MCFGPIO_PASPAR |= 0x00A0;
642a4145534SPeter Tyser 		break;
643a4145534SPeter Tyser 	}
644a4145534SPeter Tyser }
645a4145534SPeter Tyser 
646a4145534SPeter Tyser #if defined(CONFIG_CMD_NET)
fecpin_setclear(struct eth_device * dev,int setclear)647a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear)
648a4145534SPeter Tyser {
649a4145534SPeter Tyser 	if (setclear) {
650a4145534SPeter Tyser 		MCFGPIO_PASPAR |= 0x0F00;
651a4145534SPeter Tyser 		MCFGPIO_PEHLPAR = CONFIG_SYS_PEHLPAR;
652a4145534SPeter Tyser 	} else {
653a4145534SPeter Tyser 		MCFGPIO_PASPAR &= 0xF0FF;
654a4145534SPeter Tyser 		MCFGPIO_PEHLPAR &= ~CONFIG_SYS_PEHLPAR;
655a4145534SPeter Tyser 	}
656a4145534SPeter Tyser 	return 0;
657a4145534SPeter Tyser }
658a4145534SPeter Tyser #endif			/* CONFIG_CMD_NET */
659a4145534SPeter Tyser #endif
660a4145534SPeter Tyser 
661a4145534SPeter Tyser #if defined(CONFIG_M5249)
662a4145534SPeter Tyser /*
663a4145534SPeter Tyser  * Breath some life into the CPU...
664a4145534SPeter Tyser  *
665a4145534SPeter Tyser  * Set up the memory map,
666a4145534SPeter Tyser  * initialize a bunch of registers,
667a4145534SPeter Tyser  * initialize the UPM's
668a4145534SPeter Tyser  */
cpu_init_f(void)669a4145534SPeter Tyser void cpu_init_f(void)
670a4145534SPeter Tyser {
671a4145534SPeter Tyser 	/*
672a4145534SPeter Tyser 	 *  NOTE: by setting the GPIO_FUNCTION registers, we ensure that the UART pins
673a4145534SPeter Tyser 	 *        (UART0: gpio 30,27, UART1: gpio 31, 28) will be used as UART pins
674a4145534SPeter Tyser 	 *        which is their primary function.
675a4145534SPeter Tyser 	 *        ~Jeremy
676a4145534SPeter Tyser 	 */
677a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO_FUNC, CONFIG_SYS_GPIO_FUNC);
678a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO1_FUNC, CONFIG_SYS_GPIO1_FUNC);
679a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO_EN, CONFIG_SYS_GPIO_EN);
680a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO1_EN, CONFIG_SYS_GPIO1_EN);
681a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO_OUT, CONFIG_SYS_GPIO_OUT);
682a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO1_OUT, CONFIG_SYS_GPIO1_OUT);
683a4145534SPeter Tyser 
684a4145534SPeter Tyser 	/*
685a4145534SPeter Tyser 	 *  dBug Compliance:
686a4145534SPeter Tyser 	 *    You can verify these values by using dBug's 'ird'
687a4145534SPeter Tyser 	 *    (Internal Register Display) command
688a4145534SPeter Tyser 	 *    ~Jeremy
689a4145534SPeter Tyser 	 *
690a4145534SPeter Tyser 	 */
691a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_MPARK, 0x30);	/* 5249 Internal Core takes priority over DMA */
692a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SYPCR, 0x00);
693a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SWIVR, 0x0f);
694a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SWSR, 0x00);
695a4145534SPeter Tyser 	mbar_writeLong(MCFSIM_IMR, 0xfffffbff);
696a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_SWDICR, 0x00);
697a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_TIMER1ICR, 0x00);
698a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_TIMER2ICR, 0x88);
699a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_I2CICR, 0x00);
700a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_UART1ICR, 0x00);
701a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_UART2ICR, 0x00);
702a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR6, 0x00);
703a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR7, 0x00);
704a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR8, 0x00);
705a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_ICR9, 0x00);
706a4145534SPeter Tyser 	mbar_writeByte(MCFSIM_QSPIICR, 0x00);
707a4145534SPeter Tyser 
708a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_GPIO_INT_EN, 0x00000080);
709a4145534SPeter Tyser 	mbar2_writeByte(MCFSIM_INTBASE, 0x40);	/* Base interrupts at 64 */
710a4145534SPeter Tyser 	mbar2_writeByte(MCFSIM_SPURVEC, 0x00);
711a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020);	/* Enable a 1 cycle pre-drive cycle on CS1 */
712a4145534SPeter Tyser 
713a4145534SPeter Tyser 	/* Setup interrupt priorities for gpio7 */
714a4145534SPeter Tyser 	/* mbar2_writeLong(MCFSIM_INTLEV5, 0x70000000); */
715a4145534SPeter Tyser 
716a4145534SPeter Tyser 	/* IDE Config registers */
717a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_IDECONFIG1, 0x00000020);
718a4145534SPeter Tyser 	mbar2_writeLong(MCFSIM_IDECONFIG2, 0x00000000);
719a4145534SPeter Tyser 
720a4145534SPeter Tyser 	/* FlexBus Chipselect */
721a4145534SPeter Tyser 	init_fbcs();
722a4145534SPeter Tyser 
723a4145534SPeter Tyser 	/* enable instruction cache now */
724a4145534SPeter Tyser 	icache_enable();
725a4145534SPeter Tyser }
726a4145534SPeter Tyser 
727a4145534SPeter Tyser /*
728a4145534SPeter Tyser  * initialize higher level parts of CPU like timers
729a4145534SPeter Tyser  */
cpu_init_r(void)730a4145534SPeter Tyser int cpu_init_r(void)
731a4145534SPeter Tyser {
732a4145534SPeter Tyser 	return (0);
733a4145534SPeter Tyser }
734a4145534SPeter Tyser 
uart_port_conf(int port)735a4145534SPeter Tyser void uart_port_conf(int port)
736a4145534SPeter Tyser {
737a4145534SPeter Tyser }
738a4145534SPeter Tyser #endif				/* #if defined(CONFIG_M5249) */
739