1a4145534SPeter Tyser /* 2a4145534SPeter Tyser * 3a4145534SPeter Tyser * (C) Copyright 2000-2003 4a4145534SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 5a4145534SPeter Tyser * 6*c6d88630SAlison Wang * (C) Copyright 2007, 2012 Freescale Semiconductor, Inc. 7a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 8a4145534SPeter Tyser * 9a4145534SPeter Tyser * See file CREDITS for list of people who contributed to this 10a4145534SPeter Tyser * project. 11a4145534SPeter Tyser * 12a4145534SPeter Tyser * This program is free software; you can redistribute it and/or 13a4145534SPeter Tyser * modify it under the terms of the GNU General Public License as 14a4145534SPeter Tyser * published by the Free Software Foundation; either version 2 of 15a4145534SPeter Tyser * the License, or (at your option) any later version. 16a4145534SPeter Tyser * 17a4145534SPeter Tyser * This program is distributed in the hope that it will be useful, 18a4145534SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 19a4145534SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20a4145534SPeter Tyser * GNU General Public License for more details. 21a4145534SPeter Tyser * 22a4145534SPeter Tyser * You should have received a copy of the GNU General Public License 23a4145534SPeter Tyser * along with this program; if not, write to the Free Software 24a4145534SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25a4145534SPeter Tyser * MA 02111-1307 USA 26a4145534SPeter Tyser */ 27a4145534SPeter Tyser 28a4145534SPeter Tyser #include <common.h> 29a4145534SPeter Tyser #include <watchdog.h> 30a4145534SPeter Tyser #include <asm/immap.h> 31*c6d88630SAlison Wang #include <asm/io.h> 32a4145534SPeter Tyser 33a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 34a4145534SPeter Tyser #include <config.h> 35a4145534SPeter Tyser #include <net.h> 36a4145534SPeter Tyser #include <asm/fec.h> 37a4145534SPeter Tyser #endif 38a4145534SPeter Tyser 39a4145534SPeter Tyser /* 40a4145534SPeter Tyser * Breath some life into the CPU... 41a4145534SPeter Tyser * 42a4145534SPeter Tyser * Set up the memory map, 43a4145534SPeter Tyser * initialize a bunch of registers, 44a4145534SPeter Tyser * initialize the UPM's 45a4145534SPeter Tyser */ 46a4145534SPeter Tyser void cpu_init_f(void) 47a4145534SPeter Tyser { 48*c6d88630SAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 49*c6d88630SAlison Wang fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS; 50*c6d88630SAlison Wang wdog_t *wdog = (wdog_t *) MMAP_WDOG; 51*c6d88630SAlison Wang scm_t *scm = (scm_t *) MMAP_SCM; 52a4145534SPeter Tyser 53a4145534SPeter Tyser /* watchdog is enabled by default - disable the watchdog */ 54a4145534SPeter Tyser #ifndef CONFIG_WATCHDOG 55*c6d88630SAlison Wang out_be16(&wdog->cr, 0); 56a4145534SPeter Tyser #endif 57a4145534SPeter Tyser 58*c6d88630SAlison Wang out_be32(&scm->rambar, CONFIG_SYS_INIT_RAM_ADDR | SCM_RAMBAR_BDE); 59a4145534SPeter Tyser 60a4145534SPeter Tyser /* Port configuration */ 61*c6d88630SAlison Wang out_8(&gpio->par_cs, 0); 62a4145534SPeter Tyser 63a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL)) 64*c6d88630SAlison Wang out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE); 65*c6d88630SAlison Wang out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL); 66*c6d88630SAlison Wang out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK); 67a4145534SPeter Tyser #endif 68a4145534SPeter Tyser 69a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL)) 70*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS1); 71*c6d88630SAlison Wang out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE); 72*c6d88630SAlison Wang out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL); 73*c6d88630SAlison Wang out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK); 74a4145534SPeter Tyser #endif 75a4145534SPeter Tyser 76a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL)) 77*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS2); 78*c6d88630SAlison Wang out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE); 79*c6d88630SAlison Wang out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL); 80*c6d88630SAlison Wang out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK); 81a4145534SPeter Tyser #endif 82a4145534SPeter Tyser 83a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL)) 84*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS3); 85*c6d88630SAlison Wang out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE); 86*c6d88630SAlison Wang out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL); 87*c6d88630SAlison Wang out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK); 88a4145534SPeter Tyser #endif 89a4145534SPeter Tyser 90a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL)) 91*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS4); 92*c6d88630SAlison Wang out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE); 93*c6d88630SAlison Wang out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL); 94*c6d88630SAlison Wang out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK); 95a4145534SPeter Tyser #endif 96a4145534SPeter Tyser 97a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL)) 98*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS5); 99*c6d88630SAlison Wang out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE); 100*c6d88630SAlison Wang out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL); 101*c6d88630SAlison Wang out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK); 102a4145534SPeter Tyser #endif 103a4145534SPeter Tyser 104a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) && defined(CONFIG_SYS_CS6_CTRL)) 105*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS6); 106*c6d88630SAlison Wang out_be32(&fbcs->csar6, CONFIG_SYS_CS6_BASE); 107*c6d88630SAlison Wang out_be32(&fbcs->cscr6, CONFIG_SYS_CS6_CTRL); 108*c6d88630SAlison Wang out_be32(&fbcs->csmr6, CONFIG_SYS_CS6_MASK); 109a4145534SPeter Tyser #endif 110a4145534SPeter Tyser 111a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) && defined(CONFIG_SYS_CS7_CTRL)) 112*c6d88630SAlison Wang setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS7); 113*c6d88630SAlison Wang out_be32(&fbcs->csar7, CONFIG_SYS_CS7_BASE); 114*c6d88630SAlison Wang out_be32(&fbcs->cscr7, CONFIG_SYS_CS7_CTRL); 115*c6d88630SAlison Wang out_be32(&fbcs->csmr7, CONFIG_SYS_CS7_MASK); 116a4145534SPeter Tyser #endif 117a4145534SPeter Tyser 118a4145534SPeter Tyser #ifdef CONFIG_FSL_I2C 119a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG &= CONFIG_SYS_I2C_PINMUX_CLR; 120a4145534SPeter Tyser CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET; 121a4145534SPeter Tyser #endif 122a4145534SPeter Tyser 123a4145534SPeter Tyser icache_enable(); 124a4145534SPeter Tyser } 125a4145534SPeter Tyser 126a4145534SPeter Tyser /* 127a4145534SPeter Tyser * initialize higher level parts of CPU like timers 128a4145534SPeter Tyser */ 129a4145534SPeter Tyser int cpu_init_r(void) 130a4145534SPeter Tyser { 131a4145534SPeter Tyser return (0); 132a4145534SPeter Tyser } 133a4145534SPeter Tyser 134a4145534SPeter Tyser void uart_port_conf(int port) 135a4145534SPeter Tyser { 136*c6d88630SAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 137a4145534SPeter Tyser 138a4145534SPeter Tyser /* Setup Ports: */ 139a4145534SPeter Tyser switch (port) { 140a4145534SPeter Tyser case 0: 141*c6d88630SAlison Wang clrbits_be16(&gpio->par_uart, 142*c6d88630SAlison Wang GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD); 143*c6d88630SAlison Wang setbits_be16(&gpio->par_uart, 144*c6d88630SAlison Wang GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD); 145a4145534SPeter Tyser break; 146a4145534SPeter Tyser case 1: 147*c6d88630SAlison Wang clrbits_be16(&gpio->par_uart, 148*c6d88630SAlison Wang GPIO_PAR_UART_U1RXD_MASK | GPIO_PAR_UART_U1TXD_MASK); 149*c6d88630SAlison Wang setbits_be16(&gpio->par_uart, 150*c6d88630SAlison Wang GPIO_PAR_UART_U1RXD_U1RXD | GPIO_PAR_UART_U1TXD_U1TXD); 151a4145534SPeter Tyser break; 152a4145534SPeter Tyser case 2: 153a4145534SPeter Tyser #ifdef CONFIG_SYS_UART2_PRI_GPIO 154*c6d88630SAlison Wang clrbits_be16(&gpio->par_uart, 155*c6d88630SAlison Wang GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD); 156*c6d88630SAlison Wang setbits_be16(&gpio->par_uart, 157*c6d88630SAlison Wang GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD); 158a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART2_ALT1_GPIO) 159*c6d88630SAlison Wang clrbits_8(&gpio->par_feci2c, 160*c6d88630SAlison Wang GPIO_PAR_FECI2C_EMDC_MASK | GPIO_PAR_FECI2C_EMDIO_MASK); 161*c6d88630SAlison Wang setbits_8(&gpio->par_feci2c, 162*c6d88630SAlison Wang GPIO_PAR_FECI2C_EMDC_U2TXD | GPIO_PAR_FECI2C_EMDIO_U2RXD); 163a4145534SPeter Tyser #endif 164a4145534SPeter Tyser break; 165a4145534SPeter Tyser } 166a4145534SPeter Tyser } 167a4145534SPeter Tyser 168a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 169a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 170a4145534SPeter Tyser { 171*c6d88630SAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 172a4145534SPeter Tyser 173a4145534SPeter Tyser if (setclear) { 174*c6d88630SAlison Wang setbits_8(&gpio->par_feci2c, 175*c6d88630SAlison Wang GPIO_PAR_FECI2C_EMDC_FECEMDC | 176a4145534SPeter Tyser GPIO_PAR_FECI2C_EMDIO_FECEMDIO); 177a4145534SPeter Tyser } else { 178*c6d88630SAlison Wang clrbits_8(&gpio->par_feci2c, 179*c6d88630SAlison Wang GPIO_PAR_FECI2C_EMDC_MASK | 180*c6d88630SAlison Wang GPIO_PAR_FECI2C_EMDIO_MASK); 181a4145534SPeter Tyser } 182a4145534SPeter Tyser 183a4145534SPeter Tyser return 0; 184a4145534SPeter Tyser } 185a4145534SPeter Tyser #endif 186