1a4145534SPeter Tyser /*
2a4145534SPeter Tyser *
3849fc424SAlison Wang * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
4a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
5a4145534SPeter Tyser *
6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
7a4145534SPeter Tyser */
8a4145534SPeter Tyser
9a4145534SPeter Tyser #include <common.h>
10a4145534SPeter Tyser #include <asm/processor.h>
11a4145534SPeter Tyser
12a4145534SPeter Tyser #include <asm/immap.h>
13849fc424SAlison Wang #include <asm/io.h>
14a4145534SPeter Tyser
15a4145534SPeter Tyser DECLARE_GLOBAL_DATA_PTR;
16a4145534SPeter Tyser
17a4145534SPeter Tyser /*
18a4145534SPeter Tyser * Low Power Divider specifications
19a4145534SPeter Tyser */
20a4145534SPeter Tyser #define CLOCK_LPD_MIN (1 << 0) /* Divider (decoded) */
21a4145534SPeter Tyser #define CLOCK_LPD_MAX (1 << 15) /* Divider (decoded) */
22a4145534SPeter Tyser
23a4145534SPeter Tyser #define CLOCK_PLL_FVCO_MAX 540000000
24a4145534SPeter Tyser #define CLOCK_PLL_FVCO_MIN 300000000
25a4145534SPeter Tyser
26a4145534SPeter Tyser #define CLOCK_PLL_FSYS_MAX 266666666
27a4145534SPeter Tyser #define CLOCK_PLL_FSYS_MIN 100000000
28a4145534SPeter Tyser #define MHZ 1000000
29a4145534SPeter Tyser
clock_enter_limp(int lpdiv)30a4145534SPeter Tyser void clock_enter_limp(int lpdiv)
31a4145534SPeter Tyser {
32849fc424SAlison Wang ccm_t *ccm = (ccm_t *)MMAP_CCM;
33a4145534SPeter Tyser int i, j;
34a4145534SPeter Tyser
35a4145534SPeter Tyser /* Check bounds of divider */
36a4145534SPeter Tyser if (lpdiv < CLOCK_LPD_MIN)
37a4145534SPeter Tyser lpdiv = CLOCK_LPD_MIN;
38a4145534SPeter Tyser if (lpdiv > CLOCK_LPD_MAX)
39a4145534SPeter Tyser lpdiv = CLOCK_LPD_MAX;
40a4145534SPeter Tyser
41a4145534SPeter Tyser /* Round divider down to nearest power of two */
42a4145534SPeter Tyser for (i = 0, j = lpdiv; j != 1; j >>= 1, i++) ;
43a4145534SPeter Tyser
44a4145534SPeter Tyser /* Apply the divider to the system clock */
45849fc424SAlison Wang clrsetbits_be16(&ccm->cdr, 0x0f00, CCM_CDR_LPDIV(i));
46a4145534SPeter Tyser
47a4145534SPeter Tyser /* Enable Limp Mode */
48849fc424SAlison Wang setbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
49a4145534SPeter Tyser }
50a4145534SPeter Tyser
51a4145534SPeter Tyser /*
52a4145534SPeter Tyser * brief Exit Limp mode
53a4145534SPeter Tyser * warning The PLL should be set and locked prior to exiting Limp mode
54a4145534SPeter Tyser */
clock_exit_limp(void)55a4145534SPeter Tyser void clock_exit_limp(void)
56a4145534SPeter Tyser {
57849fc424SAlison Wang ccm_t *ccm = (ccm_t *)MMAP_CCM;
58849fc424SAlison Wang pll_t *pll = (pll_t *)MMAP_PLL;
59a4145534SPeter Tyser
60a4145534SPeter Tyser /* Exit Limp mode */
61849fc424SAlison Wang clrbits_be16(&ccm->misccr, CCM_MISCCR_LIMP);
62a4145534SPeter Tyser
63a4145534SPeter Tyser /* Wait for the PLL to lock */
64849fc424SAlison Wang while (!(in_be32(&pll->psr) & PLL_PSR_LOCK))
65849fc424SAlison Wang ;
66a4145534SPeter Tyser }
67a4145534SPeter Tyser
68a4145534SPeter Tyser /*
69a4145534SPeter Tyser * get_clocks() fills in gd->cpu_clock and gd->bus_clk
70a4145534SPeter Tyser */
get_clocks(void)71a4145534SPeter Tyser int get_clocks(void)
72a4145534SPeter Tyser {
73a4145534SPeter Tyser
74849fc424SAlison Wang ccm_t *ccm = (ccm_t *)MMAP_CCM;
75849fc424SAlison Wang pll_t *pll = (pll_t *)MMAP_PLL;
76a4145534SPeter Tyser int vco, temp, pcrvalue, pfdr;
77a4145534SPeter Tyser u8 bootmode;
78a4145534SPeter Tyser
79849fc424SAlison Wang pcrvalue = in_be32(&pll->pcr) & 0xFF0F0FFF;
80a4145534SPeter Tyser pfdr = pcrvalue >> 24;
81a4145534SPeter Tyser
82a4145534SPeter Tyser if (pfdr == 0x1E)
83a4145534SPeter Tyser bootmode = 0; /* Normal Mode */
84a4145534SPeter Tyser
85a4145534SPeter Tyser #ifdef CONFIG_CF_SBF
86a4145534SPeter Tyser bootmode = 3; /* Serial Mode */
87a4145534SPeter Tyser #endif
88a4145534SPeter Tyser
89a4145534SPeter Tyser if (bootmode == 0) {
90a4145534SPeter Tyser /* Normal mode */
91849fc424SAlison Wang vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
92a4145534SPeter Tyser if ((vco < CLOCK_PLL_FVCO_MIN) || (vco > CLOCK_PLL_FVCO_MAX)) {
93a4145534SPeter Tyser /* Default value */
94849fc424SAlison Wang pcrvalue = (in_be32(&pll->pcr) & 0x00FFFFFF);
95a4145534SPeter Tyser pcrvalue |= 0x1E << 24;
96849fc424SAlison Wang out_be32(&pll->pcr, pcrvalue);
97a4145534SPeter Tyser vco =
98849fc424SAlison Wang ((in_be32(&pll->pcr) & 0xFF000000) >> 24) *
99a4145534SPeter Tyser CONFIG_SYS_INPUT_CLKSRC;
100a4145534SPeter Tyser }
1017e2592fdSSimon Glass gd->arch.vco_clk = vco; /* Vco clock */
102a4145534SPeter Tyser } else if (bootmode == 3) {
103a4145534SPeter Tyser /* serial mode */
104849fc424SAlison Wang vco = ((in_be32(&pll->pcr) & 0xFF000000) >> 24) * CONFIG_SYS_INPUT_CLKSRC;
1057e2592fdSSimon Glass gd->arch.vco_clk = vco; /* Vco clock */
106a4145534SPeter Tyser }
107a4145534SPeter Tyser
108849fc424SAlison Wang if ((in_be16(&ccm->ccr) & CCM_MISCCR_LIMP) == CCM_MISCCR_LIMP) {
109a4145534SPeter Tyser /* Limp mode */
110a4145534SPeter Tyser } else {
1117e2592fdSSimon Glass gd->arch.inp_clk = CONFIG_SYS_INPUT_CLKSRC; /* Input clock */
112a4145534SPeter Tyser
113849fc424SAlison Wang temp = (in_be32(&pll->pcr) & PLL_PCR_OUTDIV1_MASK) + 1;
114a4145534SPeter Tyser gd->cpu_clk = vco / temp; /* cpu clock */
115a4145534SPeter Tyser
116849fc424SAlison Wang temp = ((in_be32(&pll->pcr) & PLL_PCR_OUTDIV2_MASK) >> 4) + 1;
1177e2592fdSSimon Glass gd->arch.flb_clk = vco / temp; /* flexbus clock */
1187e2592fdSSimon Glass gd->bus_clk = gd->arch.flb_clk;
119a4145534SPeter Tyser }
120a4145534SPeter Tyser
12100f792e0SHeiko Schocher #ifdef CONFIG_SYS_I2C_FSL
122609e6ec3SSimon Glass gd->arch.i2c1_clk = gd->bus_clk;
123a4145534SPeter Tyser #endif
124a4145534SPeter Tyser
125a4145534SPeter Tyser return (0);
126a4145534SPeter Tyser }
127