xref: /rk3399_rockchip-uboot/arch/arm/mach-zynq/slcr.c (revision b504ff9f6bbdd4d3700595f64f3c30c5c9f70d35)
10107f240SMasahiro Yamada /*
20107f240SMasahiro Yamada  * Copyright (c) 2013 Xilinx Inc.
30107f240SMasahiro Yamada  *
40107f240SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
50107f240SMasahiro Yamada  */
60107f240SMasahiro Yamada 
70107f240SMasahiro Yamada #include <common.h>
80107f240SMasahiro Yamada #include <asm/io.h>
90107f240SMasahiro Yamada #include <malloc.h>
100107f240SMasahiro Yamada #include <asm/arch/hardware.h>
110107f240SMasahiro Yamada #include <asm/arch/sys_proto.h>
120107f240SMasahiro Yamada 
130107f240SMasahiro Yamada #define SLCR_LOCK_MAGIC		0x767B
140107f240SMasahiro Yamada #define SLCR_UNLOCK_MAGIC	0xDF0D
150107f240SMasahiro Yamada 
16*cde28c81SMichal Simek #define SLCR_NAND_L2_SEL		0x10
17*cde28c81SMichal Simek #define SLCR_NAND_L2_SEL_MASK		0x1F
18*cde28c81SMichal Simek 
190107f240SMasahiro Yamada #define SLCR_USB_L1_SEL			0x04
200107f240SMasahiro Yamada 
210107f240SMasahiro Yamada #define SLCR_IDCODE_MASK	0x1F000
220107f240SMasahiro Yamada #define SLCR_IDCODE_SHIFT	12
230107f240SMasahiro Yamada 
240107f240SMasahiro Yamada /*
250107f240SMasahiro Yamada  * zynq_slcr_mio_get_status - Get the status of MIO peripheral.
260107f240SMasahiro Yamada  *
270107f240SMasahiro Yamada  * @peri_name: Name of the peripheral for checking MIO status
280107f240SMasahiro Yamada  * @get_pins: Pointer to array of get pin for this peripheral
290107f240SMasahiro Yamada  * @num_pins: Number of pins for this peripheral
300107f240SMasahiro Yamada  * @mask: Mask value
310107f240SMasahiro Yamada  * @check_val: Required check value to get the status of  periph
320107f240SMasahiro Yamada  */
330107f240SMasahiro Yamada struct zynq_slcr_mio_get_status {
340107f240SMasahiro Yamada 	const char *peri_name;
350107f240SMasahiro Yamada 	const int *get_pins;
360107f240SMasahiro Yamada 	int num_pins;
370107f240SMasahiro Yamada 	u32 mask;
380107f240SMasahiro Yamada 	u32 check_val;
390107f240SMasahiro Yamada };
400107f240SMasahiro Yamada 
41*cde28c81SMichal Simek static const int nand8_pins[] = {
42*cde28c81SMichal Simek 	0, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13
43*cde28c81SMichal Simek };
44*cde28c81SMichal Simek 
45*cde28c81SMichal Simek static const int nand16_pins[] = {
46*cde28c81SMichal Simek 	16, 17, 18, 19, 20, 21, 22, 23
47*cde28c81SMichal Simek };
48*cde28c81SMichal Simek 
490107f240SMasahiro Yamada static const int usb0_pins[] = {
500107f240SMasahiro Yamada 	28, 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, 39
510107f240SMasahiro Yamada };
520107f240SMasahiro Yamada 
530107f240SMasahiro Yamada static const int usb1_pins[] = {
540107f240SMasahiro Yamada 	40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51
550107f240SMasahiro Yamada };
560107f240SMasahiro Yamada 
570107f240SMasahiro Yamada static const struct zynq_slcr_mio_get_status mio_periphs[] = {
580107f240SMasahiro Yamada 	{
59*cde28c81SMichal Simek 		"nand8",
60*cde28c81SMichal Simek 		nand8_pins,
61*cde28c81SMichal Simek 		ARRAY_SIZE(nand8_pins),
62*cde28c81SMichal Simek 		SLCR_NAND_L2_SEL_MASK,
63*cde28c81SMichal Simek 		SLCR_NAND_L2_SEL,
64*cde28c81SMichal Simek 	},
65*cde28c81SMichal Simek 	{
66*cde28c81SMichal Simek 		"nand16",
67*cde28c81SMichal Simek 		nand16_pins,
68*cde28c81SMichal Simek 		ARRAY_SIZE(nand16_pins),
69*cde28c81SMichal Simek 		SLCR_NAND_L2_SEL_MASK,
70*cde28c81SMichal Simek 		SLCR_NAND_L2_SEL,
71*cde28c81SMichal Simek 	},
72*cde28c81SMichal Simek 	{
730107f240SMasahiro Yamada 		"usb0",
740107f240SMasahiro Yamada 		usb0_pins,
750107f240SMasahiro Yamada 		ARRAY_SIZE(usb0_pins),
760107f240SMasahiro Yamada 		SLCR_USB_L1_SEL,
770107f240SMasahiro Yamada 		SLCR_USB_L1_SEL,
780107f240SMasahiro Yamada 	},
790107f240SMasahiro Yamada 	{
800107f240SMasahiro Yamada 		"usb1",
810107f240SMasahiro Yamada 		usb1_pins,
820107f240SMasahiro Yamada 		ARRAY_SIZE(usb1_pins),
830107f240SMasahiro Yamada 		SLCR_USB_L1_SEL,
840107f240SMasahiro Yamada 		SLCR_USB_L1_SEL,
850107f240SMasahiro Yamada 	},
860107f240SMasahiro Yamada };
870107f240SMasahiro Yamada 
880107f240SMasahiro Yamada static int slcr_lock = 1; /* 1 means locked, 0 means unlocked */
890107f240SMasahiro Yamada 
zynq_slcr_lock(void)900107f240SMasahiro Yamada void zynq_slcr_lock(void)
910107f240SMasahiro Yamada {
920107f240SMasahiro Yamada 	if (!slcr_lock) {
930107f240SMasahiro Yamada 		writel(SLCR_LOCK_MAGIC, &slcr_base->slcr_lock);
940107f240SMasahiro Yamada 		slcr_lock = 1;
950107f240SMasahiro Yamada 	}
960107f240SMasahiro Yamada }
970107f240SMasahiro Yamada 
zynq_slcr_unlock(void)980107f240SMasahiro Yamada void zynq_slcr_unlock(void)
990107f240SMasahiro Yamada {
1000107f240SMasahiro Yamada 	if (slcr_lock) {
1010107f240SMasahiro Yamada 		writel(SLCR_UNLOCK_MAGIC, &slcr_base->slcr_unlock);
1020107f240SMasahiro Yamada 		slcr_lock = 0;
1030107f240SMasahiro Yamada 	}
1040107f240SMasahiro Yamada }
1050107f240SMasahiro Yamada 
1060107f240SMasahiro Yamada /* Reset the entire system */
zynq_slcr_cpu_reset(void)1070107f240SMasahiro Yamada void zynq_slcr_cpu_reset(void)
1080107f240SMasahiro Yamada {
1090107f240SMasahiro Yamada 	/*
1100107f240SMasahiro Yamada 	 * Unlock the SLCR then reset the system.
1110107f240SMasahiro Yamada 	 * Note that this seems to require raw i/o
1120107f240SMasahiro Yamada 	 * functions or there's a lockup?
1130107f240SMasahiro Yamada 	 */
1140107f240SMasahiro Yamada 	zynq_slcr_unlock();
1150107f240SMasahiro Yamada 
1160107f240SMasahiro Yamada 	/*
1170107f240SMasahiro Yamada 	 * Clear 0x0F000000 bits of reboot status register to workaround
1180107f240SMasahiro Yamada 	 * the FSBL not loading the bitstream after soft-reboot
1190107f240SMasahiro Yamada 	 * This is a temporary solution until we know more.
1200107f240SMasahiro Yamada 	 */
1210107f240SMasahiro Yamada 	clrbits_le32(&slcr_base->reboot_status, 0xF000000);
1220107f240SMasahiro Yamada 
1230107f240SMasahiro Yamada 	writel(1, &slcr_base->pss_rst_ctrl);
1240107f240SMasahiro Yamada }
1250107f240SMasahiro Yamada 
zynq_slcr_devcfg_disable(void)1260107f240SMasahiro Yamada void zynq_slcr_devcfg_disable(void)
1270107f240SMasahiro Yamada {
1280107f240SMasahiro Yamada 	u32 reg_val;
1290107f240SMasahiro Yamada 
1300107f240SMasahiro Yamada 	zynq_slcr_unlock();
1310107f240SMasahiro Yamada 
1320107f240SMasahiro Yamada 	/* Disable AXI interface by asserting FPGA resets */
1330107f240SMasahiro Yamada 	writel(0xF, &slcr_base->fpga_rst_ctrl);
1340107f240SMasahiro Yamada 
1350107f240SMasahiro Yamada 	/* Disable Level shifters before setting PS-PL */
1360107f240SMasahiro Yamada 	reg_val = readl(&slcr_base->lvl_shftr_en);
1370107f240SMasahiro Yamada 	reg_val &= ~0xF;
1380107f240SMasahiro Yamada 	writel(reg_val, &slcr_base->lvl_shftr_en);
1390107f240SMasahiro Yamada 
1400107f240SMasahiro Yamada 	/* Set Level Shifters DT618760 */
1410107f240SMasahiro Yamada 	writel(0xA, &slcr_base->lvl_shftr_en);
1420107f240SMasahiro Yamada 
1430107f240SMasahiro Yamada 	zynq_slcr_lock();
1440107f240SMasahiro Yamada }
1450107f240SMasahiro Yamada 
zynq_slcr_devcfg_enable(void)1460107f240SMasahiro Yamada void zynq_slcr_devcfg_enable(void)
1470107f240SMasahiro Yamada {
1480107f240SMasahiro Yamada 	zynq_slcr_unlock();
1490107f240SMasahiro Yamada 
1500107f240SMasahiro Yamada 	/* Set Level Shifters DT618760 */
1510107f240SMasahiro Yamada 	writel(0xF, &slcr_base->lvl_shftr_en);
1520107f240SMasahiro Yamada 
1530107f240SMasahiro Yamada 	/* Enable AXI interface by de-asserting FPGA resets */
1540107f240SMasahiro Yamada 	writel(0x0, &slcr_base->fpga_rst_ctrl);
1550107f240SMasahiro Yamada 
1560107f240SMasahiro Yamada 	zynq_slcr_lock();
1570107f240SMasahiro Yamada }
1580107f240SMasahiro Yamada 
zynq_slcr_get_boot_mode(void)1590107f240SMasahiro Yamada u32 zynq_slcr_get_boot_mode(void)
1600107f240SMasahiro Yamada {
1610107f240SMasahiro Yamada 	/* Get the bootmode register value */
1620107f240SMasahiro Yamada 	return readl(&slcr_base->boot_mode);
1630107f240SMasahiro Yamada }
1640107f240SMasahiro Yamada 
zynq_slcr_get_idcode(void)1650107f240SMasahiro Yamada u32 zynq_slcr_get_idcode(void)
1660107f240SMasahiro Yamada {
1670107f240SMasahiro Yamada 	return (readl(&slcr_base->pss_idcode) & SLCR_IDCODE_MASK) >>
1680107f240SMasahiro Yamada 							SLCR_IDCODE_SHIFT;
1690107f240SMasahiro Yamada }
1700107f240SMasahiro Yamada 
1710107f240SMasahiro Yamada /*
1720107f240SMasahiro Yamada  * zynq_slcr_get_mio_pin_status - Get the MIO pin status of peripheral.
1730107f240SMasahiro Yamada  *
1740107f240SMasahiro Yamada  * @periph: Name of the peripheral
1750107f240SMasahiro Yamada  *
1760107f240SMasahiro Yamada  * Returns count to indicate the number of pins configured for the
1770107f240SMasahiro Yamada  * given @periph.
1780107f240SMasahiro Yamada  */
zynq_slcr_get_mio_pin_status(const char * periph)1790107f240SMasahiro Yamada int zynq_slcr_get_mio_pin_status(const char *periph)
1800107f240SMasahiro Yamada {
1810107f240SMasahiro Yamada 	const struct zynq_slcr_mio_get_status *mio_ptr;
1820107f240SMasahiro Yamada 	int val, i, j;
1830107f240SMasahiro Yamada 	int mio = 0;
1840107f240SMasahiro Yamada 
1850107f240SMasahiro Yamada 	for (i = 0; i < ARRAY_SIZE(mio_periphs); i++) {
1860107f240SMasahiro Yamada 		if (strcmp(periph, mio_periphs[i].peri_name) == 0) {
1870107f240SMasahiro Yamada 			mio_ptr = &mio_periphs[i];
1880107f240SMasahiro Yamada 			for (j = 0; j < mio_ptr->num_pins; j++) {
1890107f240SMasahiro Yamada 				val = readl(&slcr_base->mio_pin
1900107f240SMasahiro Yamada 						[mio_ptr->get_pins[j]]);
1910107f240SMasahiro Yamada 				if ((val & mio_ptr->mask) == mio_ptr->check_val)
1920107f240SMasahiro Yamada 					mio++;
1930107f240SMasahiro Yamada 			}
1940107f240SMasahiro Yamada 			break;
1950107f240SMasahiro Yamada 		}
1960107f240SMasahiro Yamada 	}
1970107f240SMasahiro Yamada 
1980107f240SMasahiro Yamada 	return mio;
1990107f240SMasahiro Yamada }
200