1*9b9c6516SMasahiro Yamada /* 2*9b9c6516SMasahiro Yamada * Copyright (c) 2013 Xilinx Inc. 3*9b9c6516SMasahiro Yamada * 4*9b9c6516SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 5*9b9c6516SMasahiro Yamada */ 6*9b9c6516SMasahiro Yamada 7*9b9c6516SMasahiro Yamada #ifndef _ASM_ARCH_HARDWARE_H 8*9b9c6516SMasahiro Yamada #define _ASM_ARCH_HARDWARE_H 9*9b9c6516SMasahiro Yamada 10*9b9c6516SMasahiro Yamada #define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000 11*9b9c6516SMasahiro Yamada #define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000 12*9b9c6516SMasahiro Yamada #define ZYNQ_SCU_BASEADDR 0xF8F00000 13*9b9c6516SMasahiro Yamada #define ZYNQ_GEM_BASEADDR0 0xE000B000 14*9b9c6516SMasahiro Yamada #define ZYNQ_GEM_BASEADDR1 0xE000C000 15*9b9c6516SMasahiro Yamada #define ZYNQ_I2C_BASEADDR0 0xE0004000 16*9b9c6516SMasahiro Yamada #define ZYNQ_I2C_BASEADDR1 0xE0005000 17*9b9c6516SMasahiro Yamada #define ZYNQ_QSPI_BASEADDR 0xE000D000 18*9b9c6516SMasahiro Yamada #define ZYNQ_SMC_BASEADDR 0xE000E000 19*9b9c6516SMasahiro Yamada #define ZYNQ_NAND_BASEADDR 0xE1000000 20*9b9c6516SMasahiro Yamada #define ZYNQ_DDRC_BASEADDR 0xF8006000 21*9b9c6516SMasahiro Yamada #define ZYNQ_EFUSE_BASEADDR 0xF800D000 22*9b9c6516SMasahiro Yamada #define ZYNQ_USB_BASEADDR0 0xE0002000 23*9b9c6516SMasahiro Yamada #define ZYNQ_USB_BASEADDR1 0xE0003000 24*9b9c6516SMasahiro Yamada 25*9b9c6516SMasahiro Yamada /* Bootmode setting values */ 26*9b9c6516SMasahiro Yamada #define ZYNQ_BM_MASK 0x7 27*9b9c6516SMasahiro Yamada #define ZYNQ_BM_QSPI 0x1 28*9b9c6516SMasahiro Yamada #define ZYNQ_BM_NOR 0x2 29*9b9c6516SMasahiro Yamada #define ZYNQ_BM_NAND 0x4 30*9b9c6516SMasahiro Yamada #define ZYNQ_BM_SD 0x5 31*9b9c6516SMasahiro Yamada #define ZYNQ_BM_JTAG 0x0 32*9b9c6516SMasahiro Yamada 33*9b9c6516SMasahiro Yamada /* Reflect slcr offsets */ 34*9b9c6516SMasahiro Yamada struct slcr_regs { 35*9b9c6516SMasahiro Yamada u32 scl; /* 0x0 */ 36*9b9c6516SMasahiro Yamada u32 slcr_lock; /* 0x4 */ 37*9b9c6516SMasahiro Yamada u32 slcr_unlock; /* 0x8 */ 38*9b9c6516SMasahiro Yamada u32 reserved0_1[61]; 39*9b9c6516SMasahiro Yamada u32 arm_pll_ctrl; /* 0x100 */ 40*9b9c6516SMasahiro Yamada u32 ddr_pll_ctrl; /* 0x104 */ 41*9b9c6516SMasahiro Yamada u32 io_pll_ctrl; /* 0x108 */ 42*9b9c6516SMasahiro Yamada u32 reserved0_2[5]; 43*9b9c6516SMasahiro Yamada u32 arm_clk_ctrl; /* 0x120 */ 44*9b9c6516SMasahiro Yamada u32 ddr_clk_ctrl; /* 0x124 */ 45*9b9c6516SMasahiro Yamada u32 dci_clk_ctrl; /* 0x128 */ 46*9b9c6516SMasahiro Yamada u32 aper_clk_ctrl; /* 0x12c */ 47*9b9c6516SMasahiro Yamada u32 reserved0_3[2]; 48*9b9c6516SMasahiro Yamada u32 gem0_rclk_ctrl; /* 0x138 */ 49*9b9c6516SMasahiro Yamada u32 gem1_rclk_ctrl; /* 0x13c */ 50*9b9c6516SMasahiro Yamada u32 gem0_clk_ctrl; /* 0x140 */ 51*9b9c6516SMasahiro Yamada u32 gem1_clk_ctrl; /* 0x144 */ 52*9b9c6516SMasahiro Yamada u32 smc_clk_ctrl; /* 0x148 */ 53*9b9c6516SMasahiro Yamada u32 lqspi_clk_ctrl; /* 0x14c */ 54*9b9c6516SMasahiro Yamada u32 sdio_clk_ctrl; /* 0x150 */ 55*9b9c6516SMasahiro Yamada u32 uart_clk_ctrl; /* 0x154 */ 56*9b9c6516SMasahiro Yamada u32 spi_clk_ctrl; /* 0x158 */ 57*9b9c6516SMasahiro Yamada u32 can_clk_ctrl; /* 0x15c */ 58*9b9c6516SMasahiro Yamada u32 can_mioclk_ctrl; /* 0x160 */ 59*9b9c6516SMasahiro Yamada u32 dbg_clk_ctrl; /* 0x164 */ 60*9b9c6516SMasahiro Yamada u32 pcap_clk_ctrl; /* 0x168 */ 61*9b9c6516SMasahiro Yamada u32 reserved0_4[1]; 62*9b9c6516SMasahiro Yamada u32 fpga0_clk_ctrl; /* 0x170 */ 63*9b9c6516SMasahiro Yamada u32 reserved0_5[3]; 64*9b9c6516SMasahiro Yamada u32 fpga1_clk_ctrl; /* 0x180 */ 65*9b9c6516SMasahiro Yamada u32 reserved0_6[3]; 66*9b9c6516SMasahiro Yamada u32 fpga2_clk_ctrl; /* 0x190 */ 67*9b9c6516SMasahiro Yamada u32 reserved0_7[3]; 68*9b9c6516SMasahiro Yamada u32 fpga3_clk_ctrl; /* 0x1a0 */ 69*9b9c6516SMasahiro Yamada u32 reserved0_8[8]; 70*9b9c6516SMasahiro Yamada u32 clk_621_true; /* 0x1c4 */ 71*9b9c6516SMasahiro Yamada u32 reserved1[14]; 72*9b9c6516SMasahiro Yamada u32 pss_rst_ctrl; /* 0x200 */ 73*9b9c6516SMasahiro Yamada u32 reserved2[15]; 74*9b9c6516SMasahiro Yamada u32 fpga_rst_ctrl; /* 0x240 */ 75*9b9c6516SMasahiro Yamada u32 reserved3[5]; 76*9b9c6516SMasahiro Yamada u32 reboot_status; /* 0x258 */ 77*9b9c6516SMasahiro Yamada u32 boot_mode; /* 0x25c */ 78*9b9c6516SMasahiro Yamada u32 reserved4[116]; 79*9b9c6516SMasahiro Yamada u32 trust_zone; /* 0x430 */ /* FIXME */ 80*9b9c6516SMasahiro Yamada u32 reserved5_1[63]; 81*9b9c6516SMasahiro Yamada u32 pss_idcode; /* 0x530 */ 82*9b9c6516SMasahiro Yamada u32 reserved5_2[51]; 83*9b9c6516SMasahiro Yamada u32 ddr_urgent; /* 0x600 */ 84*9b9c6516SMasahiro Yamada u32 reserved6[6]; 85*9b9c6516SMasahiro Yamada u32 ddr_urgent_sel; /* 0x61c */ 86*9b9c6516SMasahiro Yamada u32 reserved7[56]; 87*9b9c6516SMasahiro Yamada u32 mio_pin[54]; /* 0x700 - 0x7D4 */ 88*9b9c6516SMasahiro Yamada u32 reserved8[74]; 89*9b9c6516SMasahiro Yamada u32 lvl_shftr_en; /* 0x900 */ 90*9b9c6516SMasahiro Yamada u32 reserved9[3]; 91*9b9c6516SMasahiro Yamada u32 ocm_cfg; /* 0x910 */ 92*9b9c6516SMasahiro Yamada }; 93*9b9c6516SMasahiro Yamada 94*9b9c6516SMasahiro Yamada #define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR) 95*9b9c6516SMasahiro Yamada 96*9b9c6516SMasahiro Yamada struct devcfg_regs { 97*9b9c6516SMasahiro Yamada u32 ctrl; /* 0x0 */ 98*9b9c6516SMasahiro Yamada u32 lock; /* 0x4 */ 99*9b9c6516SMasahiro Yamada u32 cfg; /* 0x8 */ 100*9b9c6516SMasahiro Yamada u32 int_sts; /* 0xc */ 101*9b9c6516SMasahiro Yamada u32 int_mask; /* 0x10 */ 102*9b9c6516SMasahiro Yamada u32 status; /* 0x14 */ 103*9b9c6516SMasahiro Yamada u32 dma_src_addr; /* 0x18 */ 104*9b9c6516SMasahiro Yamada u32 dma_dst_addr; /* 0x1c */ 105*9b9c6516SMasahiro Yamada u32 dma_src_len; /* 0x20 */ 106*9b9c6516SMasahiro Yamada u32 dma_dst_len; /* 0x24 */ 107*9b9c6516SMasahiro Yamada u32 rom_shadow; /* 0x28 */ 108*9b9c6516SMasahiro Yamada u32 reserved1[2]; 109*9b9c6516SMasahiro Yamada u32 unlock; /* 0x34 */ 110*9b9c6516SMasahiro Yamada u32 reserved2[18]; 111*9b9c6516SMasahiro Yamada u32 mctrl; /* 0x80 */ 112*9b9c6516SMasahiro Yamada u32 reserved3; 113*9b9c6516SMasahiro Yamada u32 write_count; /* 0x88 */ 114*9b9c6516SMasahiro Yamada u32 read_count; /* 0x8c */ 115*9b9c6516SMasahiro Yamada }; 116*9b9c6516SMasahiro Yamada 117*9b9c6516SMasahiro Yamada #define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR) 118*9b9c6516SMasahiro Yamada 119*9b9c6516SMasahiro Yamada struct scu_regs { 120*9b9c6516SMasahiro Yamada u32 reserved1[16]; 121*9b9c6516SMasahiro Yamada u32 filter_start; /* 0x40 */ 122*9b9c6516SMasahiro Yamada u32 filter_end; /* 0x44 */ 123*9b9c6516SMasahiro Yamada }; 124*9b9c6516SMasahiro Yamada 125*9b9c6516SMasahiro Yamada #define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR) 126*9b9c6516SMasahiro Yamada 127*9b9c6516SMasahiro Yamada struct ddrc_regs { 128*9b9c6516SMasahiro Yamada u32 ddrc_ctrl; /* 0x0 */ 129*9b9c6516SMasahiro Yamada u32 reserved[60]; 130*9b9c6516SMasahiro Yamada u32 ecc_scrub; /* 0xF4 */ 131*9b9c6516SMasahiro Yamada }; 132*9b9c6516SMasahiro Yamada #define ddrc_base ((struct ddrc_regs *)ZYNQ_DDRC_BASEADDR) 133*9b9c6516SMasahiro Yamada 134*9b9c6516SMasahiro Yamada struct efuse_reg { 135*9b9c6516SMasahiro Yamada u32 reserved1[4]; 136*9b9c6516SMasahiro Yamada u32 status; 137*9b9c6516SMasahiro Yamada u32 reserved2[3]; 138*9b9c6516SMasahiro Yamada }; 139*9b9c6516SMasahiro Yamada 140*9b9c6516SMasahiro Yamada #define efuse_base ((struct efuse_reg *)ZYNQ_EFUSE_BASEADDR) 141*9b9c6516SMasahiro Yamada 142*9b9c6516SMasahiro Yamada #endif /* _ASM_ARCH_HARDWARE_H */ 143