10107f240SMasahiro Yamada /*
20107f240SMasahiro Yamada * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
30107f240SMasahiro Yamada * Copyright (C) 2012 Xilinx, Inc. All rights reserved.
40107f240SMasahiro Yamada *
50107f240SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
60107f240SMasahiro Yamada */
70107f240SMasahiro Yamada #include <common.h>
80107f240SMasahiro Yamada #include <asm/io.h>
90107f240SMasahiro Yamada #include <asm/arch/clk.h>
100107f240SMasahiro Yamada #include <asm/arch/sys_proto.h>
110107f240SMasahiro Yamada #include <asm/arch/hardware.h>
120107f240SMasahiro Yamada
130107f240SMasahiro Yamada #define ZYNQ_SILICON_VER_MASK 0xF0000000
140107f240SMasahiro Yamada #define ZYNQ_SILICON_VER_SHIFT 28
150107f240SMasahiro Yamada
arch_cpu_init(void)160107f240SMasahiro Yamada int arch_cpu_init(void)
170107f240SMasahiro Yamada {
180107f240SMasahiro Yamada zynq_slcr_unlock();
190107f240SMasahiro Yamada #ifndef CONFIG_SPL_BUILD
200107f240SMasahiro Yamada /* Device config APB, unlock the PCAP */
210107f240SMasahiro Yamada writel(0x757BDF0D, &devcfg_base->unlock);
220107f240SMasahiro Yamada writel(0xFFFFFFFF, &devcfg_base->rom_shadow);
230107f240SMasahiro Yamada
240107f240SMasahiro Yamada #if (CONFIG_SYS_SDRAM_BASE == 0)
250107f240SMasahiro Yamada /* remap DDR to zero, FILTERSTART */
260107f240SMasahiro Yamada writel(0, &scu_base->filter_start);
270107f240SMasahiro Yamada
280107f240SMasahiro Yamada /* OCM_CFG, Mask out the ROM, map ram into upper addresses */
290107f240SMasahiro Yamada writel(0x1F, &slcr_base->ocm_cfg);
300107f240SMasahiro Yamada /* FPGA_RST_CTRL, clear resets on AXI fabric ports */
310107f240SMasahiro Yamada writel(0x0, &slcr_base->fpga_rst_ctrl);
320107f240SMasahiro Yamada /* Set urgent bits with register */
330107f240SMasahiro Yamada writel(0x0, &slcr_base->ddr_urgent_sel);
340107f240SMasahiro Yamada /* Urgent write, ports S2/S3 */
350107f240SMasahiro Yamada writel(0xC, &slcr_base->ddr_urgent);
360107f240SMasahiro Yamada #endif
370107f240SMasahiro Yamada #endif
380107f240SMasahiro Yamada zynq_slcr_lock();
390107f240SMasahiro Yamada
400107f240SMasahiro Yamada return 0;
410107f240SMasahiro Yamada }
420107f240SMasahiro Yamada
zynq_get_silicon_version(void)430107f240SMasahiro Yamada unsigned int zynq_get_silicon_version(void)
440107f240SMasahiro Yamada {
45*63a7578eSMasahiro Yamada return (readl(&devcfg_base->mctrl) & ZYNQ_SILICON_VER_MASK)
46*63a7578eSMasahiro Yamada >> ZYNQ_SILICON_VER_SHIFT;
470107f240SMasahiro Yamada }
480107f240SMasahiro Yamada
reset_cpu(ulong addr)490107f240SMasahiro Yamada void reset_cpu(ulong addr)
500107f240SMasahiro Yamada {
510107f240SMasahiro Yamada zynq_slcr_cpu_reset();
520107f240SMasahiro Yamada while (1)
530107f240SMasahiro Yamada ;
540107f240SMasahiro Yamada }
550107f240SMasahiro Yamada
560107f240SMasahiro Yamada #ifndef CONFIG_SYS_DCACHE_OFF
enable_caches(void)570107f240SMasahiro Yamada void enable_caches(void)
580107f240SMasahiro Yamada {
590107f240SMasahiro Yamada /* Enable D-cache. I-cache is already enabled in start.S */
600107f240SMasahiro Yamada dcache_enable();
610107f240SMasahiro Yamada }
620107f240SMasahiro Yamada #endif
63