1ea65c980SMasahiro Yamada /*
2a74c28a0SMasahiro Yamada * Copyright (C) 2011-2014 Panasonic Corporation
3a74c28a0SMasahiro Yamada * Copyright (C) 2015-2016 Socionext Inc.
4a74c28a0SMasahiro Yamada * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5ea65c980SMasahiro Yamada *
6ea65c980SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
7ea65c980SMasahiro Yamada */
8ea65c980SMasahiro Yamada
9ea65c980SMasahiro Yamada #include <common.h>
10*0f4ec05bSMasahiro Yamada #include <linux/errno.h>
11ea65c980SMasahiro Yamada #include <linux/io.h>
12ea65c980SMasahiro Yamada #include <linux/sizes.h>
13ea65c980SMasahiro Yamada #include <asm/processor.h>
14ea65c980SMasahiro Yamada
15ea65c980SMasahiro Yamada #include "../init.h"
166dd34ae4SMasahiro Yamada #include "ddrphy-init.h"
17ea65c980SMasahiro Yamada #include "umc-regs.h"
18ea65c980SMasahiro Yamada
19ea65c980SMasahiro Yamada #define DRAM_CH_NR 2
20ea65c980SMasahiro Yamada
21ea65c980SMasahiro Yamada enum dram_size {
22ea65c980SMasahiro Yamada DRAM_SZ_128M,
23ea65c980SMasahiro Yamada DRAM_SZ_256M,
24ea65c980SMasahiro Yamada DRAM_SZ_512M,
25ea65c980SMasahiro Yamada DRAM_SZ_NR,
26ea65c980SMasahiro Yamada };
27ea65c980SMasahiro Yamada
28ea65c980SMasahiro Yamada static u32 umc_spcctla[DRAM_SZ_NR] = {0x002b0617, 0x003f0617, 0x00770617};
29ea65c980SMasahiro Yamada
umc_start_ssif(void __iomem * ssif_base)30ea65c980SMasahiro Yamada static void umc_start_ssif(void __iomem *ssif_base)
31ea65c980SMasahiro Yamada {
32ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + 0x0000b004);
33ea65c980SMasahiro Yamada writel(0xffffffff, ssif_base + 0x0000c004);
34ea65c980SMasahiro Yamada writel(0x000fffcf, ssif_base + 0x0000c008);
35ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + 0x0000b000);
36ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + 0x0000c000);
37ea65c980SMasahiro Yamada
38ea65c980SMasahiro Yamada writel(0x03010100, ssif_base + UMC_HDMCHSEL);
39ea65c980SMasahiro Yamada writel(0x03010101, ssif_base + UMC_MDMCHSEL);
40ea65c980SMasahiro Yamada writel(0x03010100, ssif_base + UMC_DVCCHSEL);
41ea65c980SMasahiro Yamada writel(0x03010100, ssif_base + UMC_DMDCHSEL);
42ea65c980SMasahiro Yamada
43ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_FETCH);
44ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE0);
45ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC0);
46ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC0);
47ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE1);
48ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC1);
49ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC1);
50ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_WC);
51ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_RC);
52ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_DST);
53ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + 0x0000c044); /* DCGIV_SSIF_REG */
54ea65c980SMasahiro Yamada
55ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_CPURST);
56ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_IDSRST);
57ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_IXMRST);
58ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_HDMRST);
59ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_MDMRST);
60ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_HDDRST);
61ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_MDDRST);
62ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_SIORST);
63ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_GIORST);
64ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_HD2RST);
65ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_VIORST);
66ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_DVCRST);
67ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_RGLRST);
68ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_VPERST);
69ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_AIORST);
70ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_DMDRST);
71ea65c980SMasahiro Yamada }
72ea65c980SMasahiro Yamada
umc_dramcont_init(void __iomem * dc_base,void __iomem * ca_base,int freq,unsigned long size,bool ddr3plus)73ea65c980SMasahiro Yamada static int umc_dramcont_init(void __iomem *dc_base, void __iomem *ca_base,
74ea65c980SMasahiro Yamada int freq, unsigned long size, bool ddr3plus)
75ea65c980SMasahiro Yamada {
76ea65c980SMasahiro Yamada enum dram_size size_e;
77ea65c980SMasahiro Yamada
78ea65c980SMasahiro Yamada if (freq != 1600) {
79ea65c980SMasahiro Yamada pr_err("Unsupported DDR frequency %d MHz\n", freq);
80ea65c980SMasahiro Yamada return -EINVAL;
81ea65c980SMasahiro Yamada }
82ea65c980SMasahiro Yamada
83ea65c980SMasahiro Yamada if (ddr3plus) {
84ea65c980SMasahiro Yamada pr_err("DDR3+ is not supported\n");
85ea65c980SMasahiro Yamada return -EINVAL;
86ea65c980SMasahiro Yamada }
87ea65c980SMasahiro Yamada
88ea65c980SMasahiro Yamada switch (size) {
89ea65c980SMasahiro Yamada case SZ_128M:
90ea65c980SMasahiro Yamada size_e = DRAM_SZ_128M;
91ea65c980SMasahiro Yamada break;
92ea65c980SMasahiro Yamada case SZ_256M:
93ea65c980SMasahiro Yamada size_e = DRAM_SZ_256M;
94ea65c980SMasahiro Yamada break;
95ea65c980SMasahiro Yamada case SZ_512M:
96ea65c980SMasahiro Yamada size_e = DRAM_SZ_512M;
97ea65c980SMasahiro Yamada break;
98ea65c980SMasahiro Yamada default:
99ea65c980SMasahiro Yamada pr_err("unsupported DRAM size 0x%08lx (per 16bit)\n", size);
100ea65c980SMasahiro Yamada return -EINVAL;
101ea65c980SMasahiro Yamada }
102ea65c980SMasahiro Yamada
103ea65c980SMasahiro Yamada writel(0x66bb0f17, dc_base + UMC_CMDCTLA);
104ea65c980SMasahiro Yamada writel(0x18c6aa44, dc_base + UMC_CMDCTLB);
105ea65c980SMasahiro Yamada writel(umc_spcctla[size_e], dc_base + UMC_SPCCTLA);
106ea65c980SMasahiro Yamada writel(0x00ff0008, dc_base + UMC_SPCCTLB);
107ea65c980SMasahiro Yamada writel(0x000c00ae, dc_base + UMC_RDATACTL_D0);
108ea65c980SMasahiro Yamada writel(0x000c00ae, dc_base + UMC_RDATACTL_D1);
109ea65c980SMasahiro Yamada writel(0x04060802, dc_base + UMC_WDATACTL_D0);
110ea65c980SMasahiro Yamada writel(0x04060802, dc_base + UMC_WDATACTL_D1);
111ea65c980SMasahiro Yamada writel(0x04a02000, dc_base + UMC_DATASET);
112ea65c980SMasahiro Yamada writel(0x00000000, ca_base + 0x2300);
113ea65c980SMasahiro Yamada writel(0x00400020, dc_base + UMC_DCCGCTL);
114ea65c980SMasahiro Yamada writel(0x0000000f, dc_base + 0x7000);
115ea65c980SMasahiro Yamada writel(0x0000000f, dc_base + 0x8000);
116ea65c980SMasahiro Yamada writel(0x000000c3, dc_base + 0x8004);
117ea65c980SMasahiro Yamada writel(0x00000071, dc_base + 0x8008);
118ea65c980SMasahiro Yamada writel(0x00000004, dc_base + UMC_FLOWCTLG);
119ea65c980SMasahiro Yamada writel(0x00000000, dc_base + 0x0060);
120ea65c980SMasahiro Yamada writel(0x80000201, ca_base + 0xc20);
121ea65c980SMasahiro Yamada writel(0x0801e01e, dc_base + UMC_FLOWCTLA);
122ea65c980SMasahiro Yamada writel(0x00200000, dc_base + UMC_FLOWCTLB);
123ea65c980SMasahiro Yamada writel(0x00004444, dc_base + UMC_FLOWCTLC);
124ea65c980SMasahiro Yamada writel(0x200a0a00, dc_base + UMC_SPCSETB);
125ea65c980SMasahiro Yamada writel(0x00010000, dc_base + UMC_SPCSETD);
126ea65c980SMasahiro Yamada writel(0x80000020, dc_base + UMC_DFICUPDCTLA);
127ea65c980SMasahiro Yamada
128ea65c980SMasahiro Yamada return 0;
129ea65c980SMasahiro Yamada }
130ea65c980SMasahiro Yamada
umc_ch_init(void __iomem * dc_base,void __iomem * ca_base,int freq,unsigned long size,unsigned int width,bool ddr3plus)131ea65c980SMasahiro Yamada static int umc_ch_init(void __iomem *dc_base, void __iomem *ca_base,
132ea65c980SMasahiro Yamada int freq, unsigned long size, unsigned int width,
133ea65c980SMasahiro Yamada bool ddr3plus)
134ea65c980SMasahiro Yamada {
135ea65c980SMasahiro Yamada void __iomem *phy_base = dc_base + 0x00001000;
136ea65c980SMasahiro Yamada int nr_phy = width / 16;
137ea65c980SMasahiro Yamada int phy, ret;
138ea65c980SMasahiro Yamada
139ea65c980SMasahiro Yamada writel(UMC_INITSET_INIT1EN, dc_base + UMC_INITSET);
140a8b66ac8SMasahiro Yamada while (readl(dc_base + UMC_INITSTAT) & UMC_INITSTAT_INIT1ST)
141ea65c980SMasahiro Yamada cpu_relax();
142ea65c980SMasahiro Yamada
143ea65c980SMasahiro Yamada for (phy = 0; phy < nr_phy; phy++) {
144ea65c980SMasahiro Yamada writel(0x00000100 | ((1 << (phy + 1)) - 1),
145ea65c980SMasahiro Yamada dc_base + UMC_DIOCTLA);
146ea65c980SMasahiro Yamada
1475b660066SMasahiro Yamada ret = uniphier_ld4_ddrphy_init(phy_base, freq, ddr3plus);
148ea65c980SMasahiro Yamada if (ret)
149ea65c980SMasahiro Yamada return ret;
150ea65c980SMasahiro Yamada
151ea65c980SMasahiro Yamada ddrphy_prepare_training(phy_base, phy);
152ea65c980SMasahiro Yamada ret = ddrphy_training(phy_base);
153ea65c980SMasahiro Yamada if (ret)
154ea65c980SMasahiro Yamada return ret;
155ea65c980SMasahiro Yamada
156ea65c980SMasahiro Yamada phy_base += 0x00001000;
157ea65c980SMasahiro Yamada }
158ea65c980SMasahiro Yamada
159ea65c980SMasahiro Yamada return umc_dramcont_init(dc_base, ca_base, freq, size / (width / 16),
160ea65c980SMasahiro Yamada ddr3plus);
161ea65c980SMasahiro Yamada }
162ea65c980SMasahiro Yamada
uniphier_pro4_umc_init(const struct uniphier_board_data * bd)1635b660066SMasahiro Yamada int uniphier_pro4_umc_init(const struct uniphier_board_data *bd)
164ea65c980SMasahiro Yamada {
165ea65c980SMasahiro Yamada void __iomem *umc_base = (void __iomem *)0x5b800000;
166ea65c980SMasahiro Yamada void __iomem *ca_base = umc_base + 0x00001000;
167ea65c980SMasahiro Yamada void __iomem *dc_base = umc_base + 0x00400000;
168ea65c980SMasahiro Yamada void __iomem *ssif_base = umc_base;
169ea65c980SMasahiro Yamada int ch, ret;
170ea65c980SMasahiro Yamada
171ea65c980SMasahiro Yamada for (ch = 0; ch < DRAM_CH_NR; ch++) {
172ea65c980SMasahiro Yamada ret = umc_ch_init(dc_base, ca_base, bd->dram_freq,
173ea65c980SMasahiro Yamada bd->dram_ch[ch].size,
174ea65c980SMasahiro Yamada bd->dram_ch[ch].width,
175a74c28a0SMasahiro Yamada !!(bd->flags & UNIPHIER_BD_DDR3PLUS));
176ea65c980SMasahiro Yamada if (ret) {
177ea65c980SMasahiro Yamada pr_err("failed to initialize UMC ch%d\n", ch);
178ea65c980SMasahiro Yamada return ret;
179ea65c980SMasahiro Yamada }
180ea65c980SMasahiro Yamada
181ea65c980SMasahiro Yamada ca_base += 0x00001000;
182ea65c980SMasahiro Yamada dc_base += 0x00200000;
183ea65c980SMasahiro Yamada }
184ea65c980SMasahiro Yamada
185ea65c980SMasahiro Yamada umc_start_ssif(ssif_base);
186ea65c980SMasahiro Yamada
187ea65c980SMasahiro Yamada return 0;
188ea65c980SMasahiro Yamada }
189