11680d7b6SStephen Warren /*
21680d7b6SStephen Warren * Copyright (c) 2014-2015, NVIDIA CORPORATION. All rights reserved.
31680d7b6SStephen Warren *
41680d7b6SStephen Warren * SPDX-License-Identifier: GPL-2.0
51680d7b6SStephen Warren */
61680d7b6SStephen Warren
71680d7b6SStephen Warren #ifndef _TEGRA_XUSB_PADCTL_COMMON_H_
81680d7b6SStephen Warren #define _TEGRA_XUSB_PADCTL_COMMON_H_
91680d7b6SStephen Warren
101680d7b6SStephen Warren #include <common.h>
111680d7b6SStephen Warren #include <fdtdec.h>
12*be789092SSimon Glass #include <dm/ofnode.h>
131680d7b6SStephen Warren
141680d7b6SStephen Warren #include <asm/io.h>
151680d7b6SStephen Warren #include <asm/arch-tegra/xusb-padctl.h>
16*be789092SSimon Glass #include <linux/ioport.h>
171680d7b6SStephen Warren
181680d7b6SStephen Warren struct tegra_xusb_padctl_lane {
191680d7b6SStephen Warren const char *name;
201680d7b6SStephen Warren
211680d7b6SStephen Warren unsigned int offset;
221680d7b6SStephen Warren unsigned int shift;
231680d7b6SStephen Warren unsigned int mask;
241680d7b6SStephen Warren unsigned int iddq;
251680d7b6SStephen Warren
261680d7b6SStephen Warren const unsigned int *funcs;
271680d7b6SStephen Warren unsigned int num_funcs;
281680d7b6SStephen Warren };
291680d7b6SStephen Warren
301680d7b6SStephen Warren struct tegra_xusb_phy_ops {
311680d7b6SStephen Warren int (*prepare)(struct tegra_xusb_phy *phy);
321680d7b6SStephen Warren int (*enable)(struct tegra_xusb_phy *phy);
331680d7b6SStephen Warren int (*disable)(struct tegra_xusb_phy *phy);
341680d7b6SStephen Warren int (*unprepare)(struct tegra_xusb_phy *phy);
351680d7b6SStephen Warren };
361680d7b6SStephen Warren
371680d7b6SStephen Warren struct tegra_xusb_phy {
38095e6583SStephen Warren unsigned int type;
391680d7b6SStephen Warren const struct tegra_xusb_phy_ops *ops;
401680d7b6SStephen Warren struct tegra_xusb_padctl *padctl;
411680d7b6SStephen Warren };
421680d7b6SStephen Warren
431680d7b6SStephen Warren struct tegra_xusb_padctl_pin {
441680d7b6SStephen Warren const struct tegra_xusb_padctl_lane *lane;
451680d7b6SStephen Warren
461680d7b6SStephen Warren unsigned int func;
471680d7b6SStephen Warren int iddq;
481680d7b6SStephen Warren };
491680d7b6SStephen Warren
504e4b5574SStephen Warren #define MAX_GROUPS 5
514e4b5574SStephen Warren #define MAX_PINS 7
521680d7b6SStephen Warren
531680d7b6SStephen Warren struct tegra_xusb_padctl_group {
541680d7b6SStephen Warren const char *name;
551680d7b6SStephen Warren
561680d7b6SStephen Warren const char *pins[MAX_PINS];
571680d7b6SStephen Warren unsigned int num_pins;
581680d7b6SStephen Warren
591680d7b6SStephen Warren const char *func;
601680d7b6SStephen Warren int iddq;
611680d7b6SStephen Warren };
621680d7b6SStephen Warren
63095e6583SStephen Warren struct tegra_xusb_padctl_soc {
64095e6583SStephen Warren const struct tegra_xusb_padctl_lane *lanes;
65095e6583SStephen Warren unsigned int num_lanes;
66095e6583SStephen Warren const char *const *functions;
67095e6583SStephen Warren unsigned int num_functions;
68095e6583SStephen Warren struct tegra_xusb_phy *phys;
69095e6583SStephen Warren unsigned int num_phys;
70095e6583SStephen Warren };
71095e6583SStephen Warren
721680d7b6SStephen Warren struct tegra_xusb_padctl_config {
731680d7b6SStephen Warren const char *name;
741680d7b6SStephen Warren
751680d7b6SStephen Warren struct tegra_xusb_padctl_group groups[MAX_GROUPS];
761680d7b6SStephen Warren unsigned int num_groups;
771680d7b6SStephen Warren };
781680d7b6SStephen Warren
791680d7b6SStephen Warren struct tegra_xusb_padctl {
80095e6583SStephen Warren const struct tegra_xusb_padctl_soc *socdata;
81095e6583SStephen Warren struct tegra_xusb_padctl_config config;
82*be789092SSimon Glass struct resource regs;
831680d7b6SStephen Warren unsigned int enable;
841680d7b6SStephen Warren
851680d7b6SStephen Warren };
86095e6583SStephen Warren extern struct tegra_xusb_padctl padctl;
871680d7b6SStephen Warren
padctl_readl(struct tegra_xusb_padctl * padctl,unsigned long offset)881680d7b6SStephen Warren static inline u32 padctl_readl(struct tegra_xusb_padctl *padctl,
891680d7b6SStephen Warren unsigned long offset)
901680d7b6SStephen Warren {
911680d7b6SStephen Warren return readl(padctl->regs.start + offset);
921680d7b6SStephen Warren }
931680d7b6SStephen Warren
padctl_writel(struct tegra_xusb_padctl * padctl,u32 value,unsigned long offset)941680d7b6SStephen Warren static inline void padctl_writel(struct tegra_xusb_padctl *padctl,
951680d7b6SStephen Warren u32 value, unsigned long offset)
961680d7b6SStephen Warren {
971680d7b6SStephen Warren writel(value, padctl->regs.start + offset);
981680d7b6SStephen Warren }
991680d7b6SStephen Warren
100*be789092SSimon Glass int tegra_xusb_process_nodes(ofnode nodes[], unsigned int count,
101095e6583SStephen Warren const struct tegra_xusb_padctl_soc *socdata);
1021680d7b6SStephen Warren
1031680d7b6SStephen Warren #endif
104