xref: /rk3399_rockchip-uboot/arch/arm/mach-tegra/tegra30/cpu.c (revision 09f455dca74973ef5e42311162c8dff7e83d44a2)
1*09f455dcSMasahiro Yamada /*
2*09f455dcSMasahiro Yamada  * Copyright (c) 2010-2014, NVIDIA CORPORATION.  All rights reserved.
3*09f455dcSMasahiro Yamada  *
4*09f455dcSMasahiro Yamada  * This program is free software; you can redistribute it and/or modify it
5*09f455dcSMasahiro Yamada  * under the terms and conditions of the GNU General Public License,
6*09f455dcSMasahiro Yamada  * version 2, as published by the Free Software Foundation.
7*09f455dcSMasahiro Yamada  *
8*09f455dcSMasahiro Yamada  * This program is distributed in the hope it will be useful, but WITHOUT
9*09f455dcSMasahiro Yamada  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10*09f455dcSMasahiro Yamada  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11*09f455dcSMasahiro Yamada  * more details.
12*09f455dcSMasahiro Yamada  *
13*09f455dcSMasahiro Yamada  * You should have received a copy of the GNU General Public License
14*09f455dcSMasahiro Yamada  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15*09f455dcSMasahiro Yamada  */
16*09f455dcSMasahiro Yamada 
17*09f455dcSMasahiro Yamada #include <common.h>
18*09f455dcSMasahiro Yamada #include <asm/io.h>
19*09f455dcSMasahiro Yamada #include <asm/arch/clock.h>
20*09f455dcSMasahiro Yamada #include <asm/arch/flow.h>
21*09f455dcSMasahiro Yamada #include <asm/arch/tegra.h>
22*09f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h>
23*09f455dcSMasahiro Yamada #include <asm/arch-tegra/pmc.h>
24*09f455dcSMasahiro Yamada #include <asm/arch-tegra/tegra_i2c.h>
25*09f455dcSMasahiro Yamada #include "../cpu.h"
26*09f455dcSMasahiro Yamada 
27*09f455dcSMasahiro Yamada /* Tegra30-specific CPU init code */
28*09f455dcSMasahiro Yamada void tegra_i2c_ll_write_addr(uint addr, uint config)
29*09f455dcSMasahiro Yamada {
30*09f455dcSMasahiro Yamada 	struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
31*09f455dcSMasahiro Yamada 
32*09f455dcSMasahiro Yamada 	writel(addr, &reg->cmd_addr0);
33*09f455dcSMasahiro Yamada 	writel(config, &reg->cnfg);
34*09f455dcSMasahiro Yamada }
35*09f455dcSMasahiro Yamada 
36*09f455dcSMasahiro Yamada void tegra_i2c_ll_write_data(uint data, uint config)
37*09f455dcSMasahiro Yamada {
38*09f455dcSMasahiro Yamada 	struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
39*09f455dcSMasahiro Yamada 
40*09f455dcSMasahiro Yamada 	writel(data, &reg->cmd_data1);
41*09f455dcSMasahiro Yamada 	writel(config, &reg->cnfg);
42*09f455dcSMasahiro Yamada }
43*09f455dcSMasahiro Yamada 
44*09f455dcSMasahiro Yamada #define TPS62366A_I2C_ADDR		0xC0
45*09f455dcSMasahiro Yamada #define TPS62366A_SET1_REG		0x01
46*09f455dcSMasahiro Yamada #define TPS62366A_SET1_DATA		(0x4600 | TPS62366A_SET1_REG)
47*09f455dcSMasahiro Yamada 
48*09f455dcSMasahiro Yamada #define TPS62361B_I2C_ADDR		0xC0
49*09f455dcSMasahiro Yamada #define TPS62361B_SET3_REG		0x03
50*09f455dcSMasahiro Yamada #define TPS62361B_SET3_DATA		(0x4600 | TPS62361B_SET3_REG)
51*09f455dcSMasahiro Yamada 
52*09f455dcSMasahiro Yamada #define TPS65911_I2C_ADDR		0x5A
53*09f455dcSMasahiro Yamada #define TPS65911_VDDCTRL_OP_REG		0x28
54*09f455dcSMasahiro Yamada #define TPS65911_VDDCTRL_SR_REG		0x27
55*09f455dcSMasahiro Yamada #define TPS65911_VDDCTRL_OP_DATA	(0x2400 | TPS65911_VDDCTRL_OP_REG)
56*09f455dcSMasahiro Yamada #define TPS65911_VDDCTRL_SR_DATA	(0x0100 | TPS65911_VDDCTRL_SR_REG)
57*09f455dcSMasahiro Yamada #define I2C_SEND_2_BYTES		0x0A02
58*09f455dcSMasahiro Yamada 
59*09f455dcSMasahiro Yamada static void enable_cpu_power_rail(void)
60*09f455dcSMasahiro Yamada {
61*09f455dcSMasahiro Yamada 	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
62*09f455dcSMasahiro Yamada 	u32 reg;
63*09f455dcSMasahiro Yamada 
64*09f455dcSMasahiro Yamada 	debug("enable_cpu_power_rail entry\n");
65*09f455dcSMasahiro Yamada 	reg = readl(&pmc->pmc_cntrl);
66*09f455dcSMasahiro Yamada 	reg |= CPUPWRREQ_OE;
67*09f455dcSMasahiro Yamada 	writel(reg, &pmc->pmc_cntrl);
68*09f455dcSMasahiro Yamada 
69*09f455dcSMasahiro Yamada 	/* Set VDD_CORE to 1.200V. */
70*09f455dcSMasahiro Yamada #ifdef CONFIG_TEGRA_VDD_CORE_TPS62366A_SET1
71*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_addr(TPS62366A_I2C_ADDR, 2);
72*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_data(TPS62366A_SET1_DATA, I2C_SEND_2_BYTES);
73*09f455dcSMasahiro Yamada #endif
74*09f455dcSMasahiro Yamada #ifdef CONFIG_TEGRA_VDD_CORE_TPS62361B_SET3
75*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_addr(TPS62361B_I2C_ADDR, 2);
76*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_data(TPS62361B_SET3_DATA, I2C_SEND_2_BYTES);
77*09f455dcSMasahiro Yamada #endif
78*09f455dcSMasahiro Yamada 	udelay(1000);
79*09f455dcSMasahiro Yamada 
80*09f455dcSMasahiro Yamada 	/*
81*09f455dcSMasahiro Yamada 	 * Bring up CPU VDD via the TPS65911x PMIC on the DVC I2C bus.
82*09f455dcSMasahiro Yamada 	 * First set VDD to 1.0125V, then enable the VDD regulator.
83*09f455dcSMasahiro Yamada 	 */
84*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_addr(TPS65911_I2C_ADDR, 2);
85*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_data(TPS65911_VDDCTRL_OP_DATA, I2C_SEND_2_BYTES);
86*09f455dcSMasahiro Yamada 	udelay(1000);
87*09f455dcSMasahiro Yamada 	tegra_i2c_ll_write_data(TPS65911_VDDCTRL_SR_DATA, I2C_SEND_2_BYTES);
88*09f455dcSMasahiro Yamada 	udelay(10 * 1000);
89*09f455dcSMasahiro Yamada }
90*09f455dcSMasahiro Yamada 
91*09f455dcSMasahiro Yamada /**
92*09f455dcSMasahiro Yamada  * The T30 requires some special clock initialization, including setting up
93*09f455dcSMasahiro Yamada  * the dvc i2c, turning on mselect and selecting the G CPU cluster
94*09f455dcSMasahiro Yamada  */
95*09f455dcSMasahiro Yamada void t30_init_clocks(void)
96*09f455dcSMasahiro Yamada {
97*09f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst =
98*09f455dcSMasahiro Yamada 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
99*09f455dcSMasahiro Yamada 	struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
100*09f455dcSMasahiro Yamada 	u32 val;
101*09f455dcSMasahiro Yamada 
102*09f455dcSMasahiro Yamada 	debug("t30_init_clocks entry\n");
103*09f455dcSMasahiro Yamada 	/* Set active CPU cluster to G */
104*09f455dcSMasahiro Yamada 	clrbits_le32(flow->cluster_control, 1 << 0);
105*09f455dcSMasahiro Yamada 
106*09f455dcSMasahiro Yamada 	writel(SUPER_SCLK_ENB_MASK, &clkrst->crc_super_sclk_div);
107*09f455dcSMasahiro Yamada 
108*09f455dcSMasahiro Yamada 	val = (0 << CLK_SYS_RATE_HCLK_DISABLE_SHIFT) |
109*09f455dcSMasahiro Yamada 		(1 << CLK_SYS_RATE_AHB_RATE_SHIFT) |
110*09f455dcSMasahiro Yamada 		(0 << CLK_SYS_RATE_PCLK_DISABLE_SHIFT) |
111*09f455dcSMasahiro Yamada 		(0 << CLK_SYS_RATE_APB_RATE_SHIFT);
112*09f455dcSMasahiro Yamada 	writel(val, &clkrst->crc_clk_sys_rate);
113*09f455dcSMasahiro Yamada 
114*09f455dcSMasahiro Yamada 	/* Put i2c, mselect in reset and enable clocks */
115*09f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_DVC_I2C, 1);
116*09f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_DVC_I2C, 1);
117*09f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_MSELECT, 1);
118*09f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_MSELECT, 1);
119*09f455dcSMasahiro Yamada 
120*09f455dcSMasahiro Yamada 	/* Switch MSELECT clock to PLLP (00) and use a divisor of 2 */
121*09f455dcSMasahiro Yamada 	clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0, 2);
122*09f455dcSMasahiro Yamada 
123*09f455dcSMasahiro Yamada 	/*
124*09f455dcSMasahiro Yamada 	 * Our high-level clock routines are not available prior to
125*09f455dcSMasahiro Yamada 	 * relocation. We use the low-level functions which require a
126*09f455dcSMasahiro Yamada 	 * hard-coded divisor. Use CLK_M with divide by (n + 1 = 17)
127*09f455dcSMasahiro Yamada 	 */
128*09f455dcSMasahiro Yamada 	clock_ll_set_source_divisor(PERIPH_ID_DVC_I2C, 3, 16);
129*09f455dcSMasahiro Yamada 
130*09f455dcSMasahiro Yamada 	/*
131*09f455dcSMasahiro Yamada 	 * Give clocks time to stabilize, then take i2c and mselect out of
132*09f455dcSMasahiro Yamada 	 * reset
133*09f455dcSMasahiro Yamada 	 */
134*09f455dcSMasahiro Yamada 	udelay(1000);
135*09f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_DVC_I2C, 0);
136*09f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_MSELECT, 0);
137*09f455dcSMasahiro Yamada }
138*09f455dcSMasahiro Yamada 
139*09f455dcSMasahiro Yamada static void set_cpu_running(int run)
140*09f455dcSMasahiro Yamada {
141*09f455dcSMasahiro Yamada 	struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
142*09f455dcSMasahiro Yamada 
143*09f455dcSMasahiro Yamada 	debug("set_cpu_running entry, run = %d\n", run);
144*09f455dcSMasahiro Yamada 	writel(run ? FLOW_MODE_NONE : FLOW_MODE_STOP, &flow->halt_cpu_events);
145*09f455dcSMasahiro Yamada }
146*09f455dcSMasahiro Yamada 
147*09f455dcSMasahiro Yamada void start_cpu(u32 reset_vector)
148*09f455dcSMasahiro Yamada {
149*09f455dcSMasahiro Yamada 	debug("start_cpu entry, reset_vector = %x\n", reset_vector);
150*09f455dcSMasahiro Yamada 	t30_init_clocks();
151*09f455dcSMasahiro Yamada 
152*09f455dcSMasahiro Yamada 	/* Enable VDD_CPU */
153*09f455dcSMasahiro Yamada 	enable_cpu_power_rail();
154*09f455dcSMasahiro Yamada 
155*09f455dcSMasahiro Yamada 	set_cpu_running(0);
156*09f455dcSMasahiro Yamada 
157*09f455dcSMasahiro Yamada 	/* Hold the CPUs in reset */
158*09f455dcSMasahiro Yamada 	reset_A9_cpu(1);
159*09f455dcSMasahiro Yamada 
160*09f455dcSMasahiro Yamada 	/* Disable the CPU clock */
161*09f455dcSMasahiro Yamada 	enable_cpu_clock(0);
162*09f455dcSMasahiro Yamada 
163*09f455dcSMasahiro Yamada 	/* Enable CoreSight */
164*09f455dcSMasahiro Yamada 	clock_enable_coresight(1);
165*09f455dcSMasahiro Yamada 
166*09f455dcSMasahiro Yamada 	/*
167*09f455dcSMasahiro Yamada 	 * Set the entry point for CPU execution from reset,
168*09f455dcSMasahiro Yamada 	 *  if it's a non-zero value.
169*09f455dcSMasahiro Yamada 	 */
170*09f455dcSMasahiro Yamada 	if (reset_vector)
171*09f455dcSMasahiro Yamada 		writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
172*09f455dcSMasahiro Yamada 
173*09f455dcSMasahiro Yamada 	/* Enable the CPU clock */
174*09f455dcSMasahiro Yamada 	enable_cpu_clock(1);
175*09f455dcSMasahiro Yamada 
176*09f455dcSMasahiro Yamada 	/* If the CPU doesn't already have power, power it up */
177*09f455dcSMasahiro Yamada 	powerup_cpu();
178*09f455dcSMasahiro Yamada 
179*09f455dcSMasahiro Yamada 	/* Take the CPU out of reset */
180*09f455dcSMasahiro Yamada 	reset_A9_cpu(0);
181*09f455dcSMasahiro Yamada 
182*09f455dcSMasahiro Yamada 	set_cpu_running(1);
183*09f455dcSMasahiro Yamada }
184