xref: /rk3399_rockchip-uboot/arch/arm/mach-tegra/tegra30/clock.c (revision 09f455dca74973ef5e42311162c8dff7e83d44a2)
1*09f455dcSMasahiro Yamada /*
2*09f455dcSMasahiro Yamada  * Copyright (c) 2010-2014, NVIDIA CORPORATION.  All rights reserved.
3*09f455dcSMasahiro Yamada  *
4*09f455dcSMasahiro Yamada  * This program is free software; you can redistribute it and/or modify it
5*09f455dcSMasahiro Yamada  * under the terms and conditions of the GNU General Public License,
6*09f455dcSMasahiro Yamada  * version 2, as published by the Free Software Foundation.
7*09f455dcSMasahiro Yamada  *
8*09f455dcSMasahiro Yamada  * This program is distributed in the hope it will be useful, but WITHOUT
9*09f455dcSMasahiro Yamada  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10*09f455dcSMasahiro Yamada  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11*09f455dcSMasahiro Yamada  * more details.
12*09f455dcSMasahiro Yamada  *
13*09f455dcSMasahiro Yamada  * You should have received a copy of the GNU General Public License
14*09f455dcSMasahiro Yamada  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15*09f455dcSMasahiro Yamada  */
16*09f455dcSMasahiro Yamada 
17*09f455dcSMasahiro Yamada /* Tegra30 Clock control functions */
18*09f455dcSMasahiro Yamada 
19*09f455dcSMasahiro Yamada #include <common.h>
20*09f455dcSMasahiro Yamada #include <errno.h>
21*09f455dcSMasahiro Yamada #include <asm/io.h>
22*09f455dcSMasahiro Yamada #include <asm/arch/clock.h>
23*09f455dcSMasahiro Yamada #include <asm/arch/tegra.h>
24*09f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h>
25*09f455dcSMasahiro Yamada #include <asm/arch-tegra/timer.h>
26*09f455dcSMasahiro Yamada #include <div64.h>
27*09f455dcSMasahiro Yamada #include <fdtdec.h>
28*09f455dcSMasahiro Yamada 
29*09f455dcSMasahiro Yamada /*
30*09f455dcSMasahiro Yamada  * Clock types that we can use as a source. The Tegra30 has muxes for the
31*09f455dcSMasahiro Yamada  * peripheral clocks, and in most cases there are four options for the clock
32*09f455dcSMasahiro Yamada  * source. This gives us a clock 'type' and exploits what commonality exists
33*09f455dcSMasahiro Yamada  * in the device.
34*09f455dcSMasahiro Yamada  *
35*09f455dcSMasahiro Yamada  * Letters are obvious, except for T which means CLK_M, and S which means the
36*09f455dcSMasahiro Yamada  * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
37*09f455dcSMasahiro Yamada  * datasheet) and PLL_M are different things. The former is the basic
38*09f455dcSMasahiro Yamada  * clock supplied to the SOC from an external oscillator. The latter is the
39*09f455dcSMasahiro Yamada  * memory clock PLL.
40*09f455dcSMasahiro Yamada  *
41*09f455dcSMasahiro Yamada  * See definitions in clock_id in the header file.
42*09f455dcSMasahiro Yamada  */
43*09f455dcSMasahiro Yamada enum clock_type_id {
44*09f455dcSMasahiro Yamada 	CLOCK_TYPE_AXPT,	/* PLL_A, PLL_X, PLL_P, CLK_M */
45*09f455dcSMasahiro Yamada 	CLOCK_TYPE_MCPA,	/* and so on */
46*09f455dcSMasahiro Yamada 	CLOCK_TYPE_MCPT,
47*09f455dcSMasahiro Yamada 	CLOCK_TYPE_PCM,
48*09f455dcSMasahiro Yamada 	CLOCK_TYPE_PCMT,
49*09f455dcSMasahiro Yamada 	CLOCK_TYPE_PCMT16,
50*09f455dcSMasahiro Yamada 	CLOCK_TYPE_PDCT,
51*09f455dcSMasahiro Yamada 	CLOCK_TYPE_ACPT,
52*09f455dcSMasahiro Yamada 	CLOCK_TYPE_ASPTE,
53*09f455dcSMasahiro Yamada 	CLOCK_TYPE_PMDACD2T,
54*09f455dcSMasahiro Yamada 	CLOCK_TYPE_PCST,
55*09f455dcSMasahiro Yamada 
56*09f455dcSMasahiro Yamada 	CLOCK_TYPE_COUNT,
57*09f455dcSMasahiro Yamada 	CLOCK_TYPE_NONE = -1,   /* invalid clock type */
58*09f455dcSMasahiro Yamada };
59*09f455dcSMasahiro Yamada 
60*09f455dcSMasahiro Yamada enum {
61*09f455dcSMasahiro Yamada 	CLOCK_MAX_MUX   = 8     /* number of source options for each clock */
62*09f455dcSMasahiro Yamada };
63*09f455dcSMasahiro Yamada 
64*09f455dcSMasahiro Yamada /*
65*09f455dcSMasahiro Yamada  * Clock source mux for each clock type. This just converts our enum into
66*09f455dcSMasahiro Yamada  * a list of mux sources for use by the code.
67*09f455dcSMasahiro Yamada  *
68*09f455dcSMasahiro Yamada  * Note:
69*09f455dcSMasahiro Yamada  *  The extra column in each clock source array is used to store the mask
70*09f455dcSMasahiro Yamada  *  bits in its register for the source.
71*09f455dcSMasahiro Yamada  */
72*09f455dcSMasahiro Yamada #define CLK(x) CLOCK_ID_ ## x
73*09f455dcSMasahiro Yamada static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
74*09f455dcSMasahiro Yamada 	{ CLK(AUDIO),   CLK(XCPU),      CLK(PERIPH),    CLK(OSC),
75*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
76*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
77*09f455dcSMasahiro Yamada 	{ CLK(MEMORY),  CLK(CGENERAL),  CLK(PERIPH),    CLK(AUDIO),
78*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
79*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
80*09f455dcSMasahiro Yamada 	{ CLK(MEMORY),  CLK(CGENERAL),  CLK(PERIPH),    CLK(OSC),
81*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
82*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
83*09f455dcSMasahiro Yamada 	{ CLK(PERIPH),  CLK(CGENERAL),  CLK(MEMORY),    CLK(NONE),
84*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
85*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
86*09f455dcSMasahiro Yamada 	{ CLK(PERIPH),  CLK(CGENERAL),  CLK(MEMORY),    CLK(OSC),
87*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
88*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
89*09f455dcSMasahiro Yamada 	{ CLK(PERIPH),  CLK(CGENERAL),  CLK(MEMORY),    CLK(OSC),
90*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
91*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
92*09f455dcSMasahiro Yamada 	{ CLK(PERIPH),  CLK(DISPLAY),   CLK(CGENERAL),  CLK(OSC),
93*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
94*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
95*09f455dcSMasahiro Yamada 	{ CLK(AUDIO),   CLK(CGENERAL),  CLK(PERIPH),    CLK(OSC),
96*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
97*09f455dcSMasahiro Yamada 		MASK_BITS_31_30},
98*09f455dcSMasahiro Yamada 	{ CLK(AUDIO),   CLK(SFROM32KHZ),	CLK(PERIPH),   CLK(OSC),
99*09f455dcSMasahiro Yamada 		CLK(EPCI),      CLK(NONE),      CLK(NONE),      CLK(NONE),
100*09f455dcSMasahiro Yamada 		MASK_BITS_31_29},
101*09f455dcSMasahiro Yamada 	{ CLK(PERIPH),  CLK(MEMORY),    CLK(DISPLAY),   CLK(AUDIO),
102*09f455dcSMasahiro Yamada 		CLK(CGENERAL),  CLK(DISPLAY2),  CLK(OSC),       CLK(NONE),
103*09f455dcSMasahiro Yamada 		MASK_BITS_31_29},
104*09f455dcSMasahiro Yamada 	{ CLK(PERIPH),  CLK(CGENERAL),  CLK(SFROM32KHZ), CLK(OSC),
105*09f455dcSMasahiro Yamada 		CLK(NONE),      CLK(NONE),      CLK(NONE),      CLK(NONE),
106*09f455dcSMasahiro Yamada 		MASK_BITS_31_28}
107*09f455dcSMasahiro Yamada };
108*09f455dcSMasahiro Yamada 
109*09f455dcSMasahiro Yamada /*
110*09f455dcSMasahiro Yamada  * Clock type for each peripheral clock source. We put the name in each
111*09f455dcSMasahiro Yamada  * record just so it is easy to match things up
112*09f455dcSMasahiro Yamada  */
113*09f455dcSMasahiro Yamada #define TYPE(name, type) type
114*09f455dcSMasahiro Yamada static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
115*09f455dcSMasahiro Yamada 	/* 0x00 */
116*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2S1,	CLOCK_TYPE_AXPT),
117*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2S2,      CLOCK_TYPE_AXPT),
118*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
119*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SPDIF_IN,  CLOCK_TYPE_PCM),
120*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_PWM,       CLOCK_TYPE_PCST),  /* only PWM uses b29:28 */
121*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
122*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SBC2,      CLOCK_TYPE_PCMT),
123*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SBC3,      CLOCK_TYPE_PCMT),
124*09f455dcSMasahiro Yamada 
125*09f455dcSMasahiro Yamada 	/* 0x08 */
126*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
127*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2C1,      CLOCK_TYPE_PCMT16),
128*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_DVC_I2C,   CLOCK_TYPE_PCMT16),
129*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
130*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
131*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SBC1,      CLOCK_TYPE_PCMT),
132*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_DISP1,     CLOCK_TYPE_PMDACD2T),
133*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_DISP2,     CLOCK_TYPE_PMDACD2T),
134*09f455dcSMasahiro Yamada 
135*09f455dcSMasahiro Yamada 	/* 0x10 */
136*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_CVE,       CLOCK_TYPE_PDCT),
137*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
138*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_VI,	CLOCK_TYPE_MCPA),
139*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
140*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SDMMC1,    CLOCK_TYPE_PCMT),
141*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SDMMC2,	CLOCK_TYPE_PCMT),
142*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_G3D,	CLOCK_TYPE_MCPA),
143*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_G2D,	CLOCK_TYPE_MCPA),
144*09f455dcSMasahiro Yamada 
145*09f455dcSMasahiro Yamada 	/* 0x18 */
146*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NDFLASH,	CLOCK_TYPE_PCMT),
147*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SDMMC4,	CLOCK_TYPE_PCMT),
148*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_VFIR,      CLOCK_TYPE_PCMT),
149*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_EPP,       CLOCK_TYPE_MCPA),
150*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_MPE,       CLOCK_TYPE_MCPA),
151*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_MIPI,      CLOCK_TYPE_PCMT),       /* MIPI base-band HSI */
152*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_UART1,     CLOCK_TYPE_PCMT),
153*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_UART2,     CLOCK_TYPE_PCMT),
154*09f455dcSMasahiro Yamada 
155*09f455dcSMasahiro Yamada 	/* 0x20 */
156*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_HOST1X,    CLOCK_TYPE_MCPA),
157*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
158*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_TVO,       CLOCK_TYPE_PDCT),
159*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_HDMI,      CLOCK_TYPE_PMDACD2T),
160*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
161*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_TVDAC,     CLOCK_TYPE_PDCT),
162*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2C2,      CLOCK_TYPE_PCMT16),
163*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_EMC,	CLOCK_TYPE_MCPT),
164*09f455dcSMasahiro Yamada 
165*09f455dcSMasahiro Yamada 	/* 0x28 */
166*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_UART3,	CLOCK_TYPE_PCMT),
167*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,	CLOCK_TYPE_NONE),
168*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_VI,	CLOCK_TYPE_MCPA),
169*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
170*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
171*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SBC4,      CLOCK_TYPE_PCMT),
172*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2C3,      CLOCK_TYPE_PCMT16),
173*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SDMMC3,    CLOCK_TYPE_PCMT),
174*09f455dcSMasahiro Yamada 
175*09f455dcSMasahiro Yamada 	/* 0x30 */
176*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_UART4,	CLOCK_TYPE_PCMT),
177*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_UART5,	CLOCK_TYPE_PCMT),
178*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_VDE,	CLOCK_TYPE_PCMT),
179*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_OWR,       CLOCK_TYPE_PCMT),
180*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NOR,       CLOCK_TYPE_PCMT),
181*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_CSITE,     CLOCK_TYPE_PCMT),
182*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2S0,      CLOCK_TYPE_AXPT),
183*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
184*09f455dcSMasahiro Yamada 
185*09f455dcSMasahiro Yamada 	/* 0x38h */	     /* Jumps to reg offset 0x3B0h - new for T30 */
186*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_G3D2,      CLOCK_TYPE_MCPA),
187*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_MSELECT,   CLOCK_TYPE_PCMT),
188*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_TSENSOR,   CLOCK_TYPE_PCST),       /* s/b PCTS */
189*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2S3,      CLOCK_TYPE_AXPT),
190*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2S4,      CLOCK_TYPE_AXPT),
191*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2C4,      CLOCK_TYPE_PCMT16),
192*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SBC5,      CLOCK_TYPE_PCMT),
193*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SBC6,      CLOCK_TYPE_PCMT),
194*09f455dcSMasahiro Yamada 
195*09f455dcSMasahiro Yamada 	/* 0x40 */
196*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_AUDIO,     CLOCK_TYPE_ACPT),
197*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
198*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_DAM0,      CLOCK_TYPE_ACPT),
199*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_DAM1,      CLOCK_TYPE_ACPT),
200*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_DAM2,      CLOCK_TYPE_ACPT),
201*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PCMT),
202*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_ACTMON,    CLOCK_TYPE_PCST),       /* MASK 31:30 */
203*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
204*09f455dcSMasahiro Yamada 
205*09f455dcSMasahiro Yamada 	/* 0x48 */
206*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
207*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
208*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NANDSPEED, CLOCK_TYPE_PCMT),
209*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_I2CSLOW,   CLOCK_TYPE_PCST),       /* MASK 31:30 */
210*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SYS,       CLOCK_TYPE_NONE),
211*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SPEEDO,    CLOCK_TYPE_PCMT),
212*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
213*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
214*09f455dcSMasahiro Yamada 
215*09f455dcSMasahiro Yamada 	/* 0x50 */
216*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
217*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
218*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
219*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_NONE,      CLOCK_TYPE_NONE),
220*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SATAOOB,   CLOCK_TYPE_PCMT),       /* offset 0x420h */
221*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_SATA,      CLOCK_TYPE_PCMT),
222*09f455dcSMasahiro Yamada 	TYPE(PERIPHC_HDA,       CLOCK_TYPE_PCMT),
223*09f455dcSMasahiro Yamada };
224*09f455dcSMasahiro Yamada 
225*09f455dcSMasahiro Yamada /*
226*09f455dcSMasahiro Yamada  * This array translates a periph_id to a periphc_internal_id
227*09f455dcSMasahiro Yamada  *
228*09f455dcSMasahiro Yamada  * Not present/matched up:
229*09f455dcSMasahiro Yamada  *	uint vi_sensor;	 _VI_SENSOR_0,		0x1A8
230*09f455dcSMasahiro Yamada  *	SPDIF - which is both 0x08 and 0x0c
231*09f455dcSMasahiro Yamada  *
232*09f455dcSMasahiro Yamada  */
233*09f455dcSMasahiro Yamada #define NONE(name) (-1)
234*09f455dcSMasahiro Yamada #define OFFSET(name, value) PERIPHC_ ## name
235*09f455dcSMasahiro Yamada static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
236*09f455dcSMasahiro Yamada 	/* Low word: 31:0 */
237*09f455dcSMasahiro Yamada 	NONE(CPU),
238*09f455dcSMasahiro Yamada 	NONE(COP),
239*09f455dcSMasahiro Yamada 	NONE(TRIGSYS),
240*09f455dcSMasahiro Yamada 	NONE(RESERVED3),
241*09f455dcSMasahiro Yamada 	NONE(RESERVED4),
242*09f455dcSMasahiro Yamada 	NONE(TMR),
243*09f455dcSMasahiro Yamada 	PERIPHC_UART1,
244*09f455dcSMasahiro Yamada 	PERIPHC_UART2,  /* and vfir 0x68 */
245*09f455dcSMasahiro Yamada 
246*09f455dcSMasahiro Yamada 	/* 8 */
247*09f455dcSMasahiro Yamada 	NONE(GPIO),
248*09f455dcSMasahiro Yamada 	PERIPHC_SDMMC2,
249*09f455dcSMasahiro Yamada 	NONE(SPDIF),	    /* 0x08 and 0x0c, unclear which to use */
250*09f455dcSMasahiro Yamada 	PERIPHC_I2S1,
251*09f455dcSMasahiro Yamada 	PERIPHC_I2C1,
252*09f455dcSMasahiro Yamada 	PERIPHC_NDFLASH,
253*09f455dcSMasahiro Yamada 	PERIPHC_SDMMC1,
254*09f455dcSMasahiro Yamada 	PERIPHC_SDMMC4,
255*09f455dcSMasahiro Yamada 
256*09f455dcSMasahiro Yamada 	/* 16 */
257*09f455dcSMasahiro Yamada 	NONE(RESERVED16),
258*09f455dcSMasahiro Yamada 	PERIPHC_PWM,
259*09f455dcSMasahiro Yamada 	PERIPHC_I2S2,
260*09f455dcSMasahiro Yamada 	PERIPHC_EPP,
261*09f455dcSMasahiro Yamada 	PERIPHC_VI,
262*09f455dcSMasahiro Yamada 	PERIPHC_G2D,
263*09f455dcSMasahiro Yamada 	NONE(USBD),
264*09f455dcSMasahiro Yamada 	NONE(ISP),
265*09f455dcSMasahiro Yamada 
266*09f455dcSMasahiro Yamada 	/* 24 */
267*09f455dcSMasahiro Yamada 	PERIPHC_G3D,
268*09f455dcSMasahiro Yamada 	NONE(RESERVED25),
269*09f455dcSMasahiro Yamada 	PERIPHC_DISP2,
270*09f455dcSMasahiro Yamada 	PERIPHC_DISP1,
271*09f455dcSMasahiro Yamada 	PERIPHC_HOST1X,
272*09f455dcSMasahiro Yamada 	NONE(VCP),
273*09f455dcSMasahiro Yamada 	PERIPHC_I2S0,
274*09f455dcSMasahiro Yamada 	NONE(CACHE2),
275*09f455dcSMasahiro Yamada 
276*09f455dcSMasahiro Yamada 	/* Middle word: 63:32 */
277*09f455dcSMasahiro Yamada 	NONE(MEM),
278*09f455dcSMasahiro Yamada 	NONE(AHBDMA),
279*09f455dcSMasahiro Yamada 	NONE(APBDMA),
280*09f455dcSMasahiro Yamada 	NONE(RESERVED35),
281*09f455dcSMasahiro Yamada 	NONE(RESERVED36),
282*09f455dcSMasahiro Yamada 	NONE(STAT_MON),
283*09f455dcSMasahiro Yamada 	NONE(RESERVED38),
284*09f455dcSMasahiro Yamada 	NONE(RESERVED39),
285*09f455dcSMasahiro Yamada 
286*09f455dcSMasahiro Yamada 	/* 40 */
287*09f455dcSMasahiro Yamada 	NONE(KFUSE),
288*09f455dcSMasahiro Yamada 	PERIPHC_SBC1,
289*09f455dcSMasahiro Yamada 	PERIPHC_NOR,
290*09f455dcSMasahiro Yamada 	NONE(RESERVED43),
291*09f455dcSMasahiro Yamada 	PERIPHC_SBC2,
292*09f455dcSMasahiro Yamada 	NONE(RESERVED45),
293*09f455dcSMasahiro Yamada 	PERIPHC_SBC3,
294*09f455dcSMasahiro Yamada 	PERIPHC_DVC_I2C,
295*09f455dcSMasahiro Yamada 
296*09f455dcSMasahiro Yamada 	/* 48 */
297*09f455dcSMasahiro Yamada 	NONE(DSI),
298*09f455dcSMasahiro Yamada 	PERIPHC_TVO,    /* also CVE 0x40 */
299*09f455dcSMasahiro Yamada 	PERIPHC_MIPI,
300*09f455dcSMasahiro Yamada 	PERIPHC_HDMI,
301*09f455dcSMasahiro Yamada 	NONE(CSI),
302*09f455dcSMasahiro Yamada 	PERIPHC_TVDAC,
303*09f455dcSMasahiro Yamada 	PERIPHC_I2C2,
304*09f455dcSMasahiro Yamada 	PERIPHC_UART3,
305*09f455dcSMasahiro Yamada 
306*09f455dcSMasahiro Yamada 	/* 56 */
307*09f455dcSMasahiro Yamada 	NONE(RESERVED56),
308*09f455dcSMasahiro Yamada 	PERIPHC_EMC,
309*09f455dcSMasahiro Yamada 	NONE(USB2),
310*09f455dcSMasahiro Yamada 	NONE(USB3),
311*09f455dcSMasahiro Yamada 	PERIPHC_MPE,
312*09f455dcSMasahiro Yamada 	PERIPHC_VDE,
313*09f455dcSMasahiro Yamada 	NONE(BSEA),
314*09f455dcSMasahiro Yamada 	NONE(BSEV),
315*09f455dcSMasahiro Yamada 
316*09f455dcSMasahiro Yamada 	/* Upper word 95:64 */
317*09f455dcSMasahiro Yamada 	PERIPHC_SPEEDO,
318*09f455dcSMasahiro Yamada 	PERIPHC_UART4,
319*09f455dcSMasahiro Yamada 	PERIPHC_UART5,
320*09f455dcSMasahiro Yamada 	PERIPHC_I2C3,
321*09f455dcSMasahiro Yamada 	PERIPHC_SBC4,
322*09f455dcSMasahiro Yamada 	PERIPHC_SDMMC3,
323*09f455dcSMasahiro Yamada 	NONE(PCIE),
324*09f455dcSMasahiro Yamada 	PERIPHC_OWR,
325*09f455dcSMasahiro Yamada 
326*09f455dcSMasahiro Yamada 	/* 72 */
327*09f455dcSMasahiro Yamada 	NONE(AFI),
328*09f455dcSMasahiro Yamada 	PERIPHC_CSITE,
329*09f455dcSMasahiro Yamada 	NONE(PCIEXCLK),
330*09f455dcSMasahiro Yamada 	NONE(AVPUCQ),
331*09f455dcSMasahiro Yamada 	NONE(RESERVED76),
332*09f455dcSMasahiro Yamada 	NONE(RESERVED77),
333*09f455dcSMasahiro Yamada 	NONE(RESERVED78),
334*09f455dcSMasahiro Yamada 	NONE(DTV),
335*09f455dcSMasahiro Yamada 
336*09f455dcSMasahiro Yamada 	/* 80 */
337*09f455dcSMasahiro Yamada 	PERIPHC_NANDSPEED,
338*09f455dcSMasahiro Yamada 	PERIPHC_I2CSLOW,
339*09f455dcSMasahiro Yamada 	NONE(DSIB),
340*09f455dcSMasahiro Yamada 	NONE(RESERVED83),
341*09f455dcSMasahiro Yamada 	NONE(IRAMA),
342*09f455dcSMasahiro Yamada 	NONE(IRAMB),
343*09f455dcSMasahiro Yamada 	NONE(IRAMC),
344*09f455dcSMasahiro Yamada 	NONE(IRAMD),
345*09f455dcSMasahiro Yamada 
346*09f455dcSMasahiro Yamada 	/* 88 */
347*09f455dcSMasahiro Yamada 	NONE(CRAM2),
348*09f455dcSMasahiro Yamada 	NONE(RESERVED89),
349*09f455dcSMasahiro Yamada 	NONE(MDOUBLER),
350*09f455dcSMasahiro Yamada 	NONE(RESERVED91),
351*09f455dcSMasahiro Yamada 	NONE(SUSOUT),
352*09f455dcSMasahiro Yamada 	NONE(RESERVED93),
353*09f455dcSMasahiro Yamada 	NONE(RESERVED94),
354*09f455dcSMasahiro Yamada 	NONE(RESERVED95),
355*09f455dcSMasahiro Yamada 
356*09f455dcSMasahiro Yamada 	/* V word: 31:0 */
357*09f455dcSMasahiro Yamada 	NONE(CPUG),
358*09f455dcSMasahiro Yamada 	NONE(CPULP),
359*09f455dcSMasahiro Yamada 	PERIPHC_G3D2,
360*09f455dcSMasahiro Yamada 	PERIPHC_MSELECT,
361*09f455dcSMasahiro Yamada 	PERIPHC_TSENSOR,
362*09f455dcSMasahiro Yamada 	PERIPHC_I2S3,
363*09f455dcSMasahiro Yamada 	PERIPHC_I2S4,
364*09f455dcSMasahiro Yamada 	PERIPHC_I2C4,
365*09f455dcSMasahiro Yamada 
366*09f455dcSMasahiro Yamada 	/* 08 */
367*09f455dcSMasahiro Yamada 	PERIPHC_SBC5,
368*09f455dcSMasahiro Yamada 	PERIPHC_SBC6,
369*09f455dcSMasahiro Yamada 	PERIPHC_AUDIO,
370*09f455dcSMasahiro Yamada 	NONE(APBIF),
371*09f455dcSMasahiro Yamada 	PERIPHC_DAM0,
372*09f455dcSMasahiro Yamada 	PERIPHC_DAM1,
373*09f455dcSMasahiro Yamada 	PERIPHC_DAM2,
374*09f455dcSMasahiro Yamada 	PERIPHC_HDA2CODEC2X,
375*09f455dcSMasahiro Yamada 
376*09f455dcSMasahiro Yamada 	/* 16 */
377*09f455dcSMasahiro Yamada 	NONE(ATOMICS),
378*09f455dcSMasahiro Yamada 	NONE(RESERVED17),
379*09f455dcSMasahiro Yamada 	NONE(RESERVED18),
380*09f455dcSMasahiro Yamada 	NONE(RESERVED19),
381*09f455dcSMasahiro Yamada 	NONE(RESERVED20),
382*09f455dcSMasahiro Yamada 	NONE(RESERVED21),
383*09f455dcSMasahiro Yamada 	NONE(RESERVED22),
384*09f455dcSMasahiro Yamada 	PERIPHC_ACTMON,
385*09f455dcSMasahiro Yamada 
386*09f455dcSMasahiro Yamada 	/* 24 */
387*09f455dcSMasahiro Yamada 	NONE(RESERVED24),
388*09f455dcSMasahiro Yamada 	NONE(RESERVED25),
389*09f455dcSMasahiro Yamada 	NONE(RESERVED26),
390*09f455dcSMasahiro Yamada 	NONE(RESERVED27),
391*09f455dcSMasahiro Yamada 	PERIPHC_SATA,
392*09f455dcSMasahiro Yamada 	PERIPHC_HDA,
393*09f455dcSMasahiro Yamada 	NONE(RESERVED30),
394*09f455dcSMasahiro Yamada 	NONE(RESERVED31),
395*09f455dcSMasahiro Yamada 
396*09f455dcSMasahiro Yamada 	/* W word: 31:0 */
397*09f455dcSMasahiro Yamada 	NONE(HDA2HDMICODEC),
398*09f455dcSMasahiro Yamada 	NONE(SATACOLD),
399*09f455dcSMasahiro Yamada 	NONE(RESERVED0_PCIERX0),
400*09f455dcSMasahiro Yamada 	NONE(RESERVED1_PCIERX1),
401*09f455dcSMasahiro Yamada 	NONE(RESERVED2_PCIERX2),
402*09f455dcSMasahiro Yamada 	NONE(RESERVED3_PCIERX3),
403*09f455dcSMasahiro Yamada 	NONE(RESERVED4_PCIERX4),
404*09f455dcSMasahiro Yamada 	NONE(RESERVED5_PCIERX5),
405*09f455dcSMasahiro Yamada 
406*09f455dcSMasahiro Yamada 	/* 40 */
407*09f455dcSMasahiro Yamada 	NONE(CEC),
408*09f455dcSMasahiro Yamada 	NONE(RESERVED6_PCIE2),
409*09f455dcSMasahiro Yamada 	NONE(RESERVED7_EMC),
410*09f455dcSMasahiro Yamada 	NONE(RESERVED8_HDMI),
411*09f455dcSMasahiro Yamada 	NONE(RESERVED9_SATA),
412*09f455dcSMasahiro Yamada 	NONE(RESERVED10_MIPI),
413*09f455dcSMasahiro Yamada 	NONE(EX_RESERVED46),
414*09f455dcSMasahiro Yamada 	NONE(EX_RESERVED47),
415*09f455dcSMasahiro Yamada };
416*09f455dcSMasahiro Yamada 
417*09f455dcSMasahiro Yamada /*
418*09f455dcSMasahiro Yamada  * Get the oscillator frequency, from the corresponding hardware configuration
419*09f455dcSMasahiro Yamada  * field. Note that T30 supports 3 new higher freqs, but we map back
420*09f455dcSMasahiro Yamada  * to the old T20 freqs. Support for the higher oscillators is TBD.
421*09f455dcSMasahiro Yamada  */
422*09f455dcSMasahiro Yamada enum clock_osc_freq clock_get_osc_freq(void)
423*09f455dcSMasahiro Yamada {
424*09f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst =
425*09f455dcSMasahiro Yamada 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
426*09f455dcSMasahiro Yamada 	u32 reg;
427*09f455dcSMasahiro Yamada 
428*09f455dcSMasahiro Yamada 	reg = readl(&clkrst->crc_osc_ctrl);
429*09f455dcSMasahiro Yamada 	reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
430*09f455dcSMasahiro Yamada 
431*09f455dcSMasahiro Yamada 	if (reg & 1)			/* one of the newer freqs */
432*09f455dcSMasahiro Yamada 		printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg);
433*09f455dcSMasahiro Yamada 
434*09f455dcSMasahiro Yamada 	return reg >> 2;	/* Map to most common (T20) freqs */
435*09f455dcSMasahiro Yamada }
436*09f455dcSMasahiro Yamada 
437*09f455dcSMasahiro Yamada /* Returns a pointer to the clock source register for a peripheral */
438*09f455dcSMasahiro Yamada u32 *get_periph_source_reg(enum periph_id periph_id)
439*09f455dcSMasahiro Yamada {
440*09f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst =
441*09f455dcSMasahiro Yamada 		(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
442*09f455dcSMasahiro Yamada 	enum periphc_internal_id internal_id;
443*09f455dcSMasahiro Yamada 
444*09f455dcSMasahiro Yamada 	/* Coresight is a special case */
445*09f455dcSMasahiro Yamada 	if (periph_id == PERIPH_ID_CSI)
446*09f455dcSMasahiro Yamada 		return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
447*09f455dcSMasahiro Yamada 
448*09f455dcSMasahiro Yamada 	assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
449*09f455dcSMasahiro Yamada 	internal_id = periph_id_to_internal_id[periph_id];
450*09f455dcSMasahiro Yamada 	assert(internal_id != -1);
451*09f455dcSMasahiro Yamada 	if (internal_id >= PERIPHC_VW_FIRST) {
452*09f455dcSMasahiro Yamada 		internal_id -= PERIPHC_VW_FIRST;
453*09f455dcSMasahiro Yamada 		return &clkrst->crc_clk_src_vw[internal_id];
454*09f455dcSMasahiro Yamada 	} else
455*09f455dcSMasahiro Yamada 		return &clkrst->crc_clk_src[internal_id];
456*09f455dcSMasahiro Yamada }
457*09f455dcSMasahiro Yamada 
458*09f455dcSMasahiro Yamada /**
459*09f455dcSMasahiro Yamada  * Given a peripheral ID and the required source clock, this returns which
460*09f455dcSMasahiro Yamada  * value should be programmed into the source mux for that peripheral.
461*09f455dcSMasahiro Yamada  *
462*09f455dcSMasahiro Yamada  * There is special code here to handle the one source type with 5 sources.
463*09f455dcSMasahiro Yamada  *
464*09f455dcSMasahiro Yamada  * @param periph_id	peripheral to start
465*09f455dcSMasahiro Yamada  * @param source	PLL id of required parent clock
466*09f455dcSMasahiro Yamada  * @param mux_bits	Set to number of bits in mux register: 2 or 4
467*09f455dcSMasahiro Yamada  * @param divider_bits  Set to number of divider bits (8 or 16)
468*09f455dcSMasahiro Yamada  * @return mux value (0-4, or -1 if not found)
469*09f455dcSMasahiro Yamada  */
470*09f455dcSMasahiro Yamada int get_periph_clock_source(enum periph_id periph_id,
471*09f455dcSMasahiro Yamada 	enum clock_id parent, int *mux_bits, int *divider_bits)
472*09f455dcSMasahiro Yamada {
473*09f455dcSMasahiro Yamada 	enum clock_type_id type;
474*09f455dcSMasahiro Yamada 	enum periphc_internal_id internal_id;
475*09f455dcSMasahiro Yamada 	int mux;
476*09f455dcSMasahiro Yamada 
477*09f455dcSMasahiro Yamada 	assert(clock_periph_id_isvalid(periph_id));
478*09f455dcSMasahiro Yamada 
479*09f455dcSMasahiro Yamada 	internal_id = periph_id_to_internal_id[periph_id];
480*09f455dcSMasahiro Yamada 	assert(periphc_internal_id_isvalid(internal_id));
481*09f455dcSMasahiro Yamada 
482*09f455dcSMasahiro Yamada 	type = clock_periph_type[internal_id];
483*09f455dcSMasahiro Yamada 	assert(clock_type_id_isvalid(type));
484*09f455dcSMasahiro Yamada 
485*09f455dcSMasahiro Yamada 	*mux_bits = clock_source[type][CLOCK_MAX_MUX];
486*09f455dcSMasahiro Yamada 
487*09f455dcSMasahiro Yamada 	if (type == CLOCK_TYPE_PCMT16)
488*09f455dcSMasahiro Yamada 		*divider_bits = 16;
489*09f455dcSMasahiro Yamada 	else
490*09f455dcSMasahiro Yamada 		*divider_bits = 8;
491*09f455dcSMasahiro Yamada 
492*09f455dcSMasahiro Yamada 	for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
493*09f455dcSMasahiro Yamada 		if (clock_source[type][mux] == parent)
494*09f455dcSMasahiro Yamada 			return mux;
495*09f455dcSMasahiro Yamada 
496*09f455dcSMasahiro Yamada 	/* if we get here, either us or the caller has made a mistake */
497*09f455dcSMasahiro Yamada 	printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
498*09f455dcSMasahiro Yamada 		parent);
499*09f455dcSMasahiro Yamada 	return -1;
500*09f455dcSMasahiro Yamada }
501*09f455dcSMasahiro Yamada 
502*09f455dcSMasahiro Yamada void clock_set_enable(enum periph_id periph_id, int enable)
503*09f455dcSMasahiro Yamada {
504*09f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst =
505*09f455dcSMasahiro Yamada 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
506*09f455dcSMasahiro Yamada 	u32 *clk;
507*09f455dcSMasahiro Yamada 	u32 reg;
508*09f455dcSMasahiro Yamada 
509*09f455dcSMasahiro Yamada 	/* Enable/disable the clock to this peripheral */
510*09f455dcSMasahiro Yamada 	assert(clock_periph_id_isvalid(periph_id));
511*09f455dcSMasahiro Yamada 	if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
512*09f455dcSMasahiro Yamada 		clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
513*09f455dcSMasahiro Yamada 	else
514*09f455dcSMasahiro Yamada 		clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
515*09f455dcSMasahiro Yamada 	reg = readl(clk);
516*09f455dcSMasahiro Yamada 	if (enable)
517*09f455dcSMasahiro Yamada 		reg |= PERIPH_MASK(periph_id);
518*09f455dcSMasahiro Yamada 	else
519*09f455dcSMasahiro Yamada 		reg &= ~PERIPH_MASK(periph_id);
520*09f455dcSMasahiro Yamada 	writel(reg, clk);
521*09f455dcSMasahiro Yamada }
522*09f455dcSMasahiro Yamada 
523*09f455dcSMasahiro Yamada void reset_set_enable(enum periph_id periph_id, int enable)
524*09f455dcSMasahiro Yamada {
525*09f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst =
526*09f455dcSMasahiro Yamada 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
527*09f455dcSMasahiro Yamada 	u32 *reset;
528*09f455dcSMasahiro Yamada 	u32 reg;
529*09f455dcSMasahiro Yamada 
530*09f455dcSMasahiro Yamada 	/* Enable/disable reset to the peripheral */
531*09f455dcSMasahiro Yamada 	assert(clock_periph_id_isvalid(periph_id));
532*09f455dcSMasahiro Yamada 	if (periph_id < PERIPH_ID_VW_FIRST)
533*09f455dcSMasahiro Yamada 		reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
534*09f455dcSMasahiro Yamada 	else
535*09f455dcSMasahiro Yamada 		reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
536*09f455dcSMasahiro Yamada 	reg = readl(reset);
537*09f455dcSMasahiro Yamada 	if (enable)
538*09f455dcSMasahiro Yamada 		reg |= PERIPH_MASK(periph_id);
539*09f455dcSMasahiro Yamada 	else
540*09f455dcSMasahiro Yamada 		reg &= ~PERIPH_MASK(periph_id);
541*09f455dcSMasahiro Yamada 	writel(reg, reset);
542*09f455dcSMasahiro Yamada }
543*09f455dcSMasahiro Yamada 
544*09f455dcSMasahiro Yamada #ifdef CONFIG_OF_CONTROL
545*09f455dcSMasahiro Yamada /*
546*09f455dcSMasahiro Yamada  * Convert a device tree clock ID to our peripheral ID. They are mostly
547*09f455dcSMasahiro Yamada  * the same but we are very cautious so we check that a valid clock ID is
548*09f455dcSMasahiro Yamada  * provided.
549*09f455dcSMasahiro Yamada  *
550*09f455dcSMasahiro Yamada  * @param clk_id	Clock ID according to tegra30 device tree binding
551*09f455dcSMasahiro Yamada  * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
552*09f455dcSMasahiro Yamada  */
553*09f455dcSMasahiro Yamada enum periph_id clk_id_to_periph_id(int clk_id)
554*09f455dcSMasahiro Yamada {
555*09f455dcSMasahiro Yamada 	if (clk_id > PERIPH_ID_COUNT)
556*09f455dcSMasahiro Yamada 		return PERIPH_ID_NONE;
557*09f455dcSMasahiro Yamada 
558*09f455dcSMasahiro Yamada 	switch (clk_id) {
559*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED3:
560*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED4:
561*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED16:
562*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED24:
563*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED35:
564*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED43:
565*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED45:
566*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED56:
567*09f455dcSMasahiro Yamada 	case PERIPH_ID_PCIEXCLK:
568*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED76:
569*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED77:
570*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED78:
571*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED83:
572*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED89:
573*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED91:
574*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED93:
575*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED94:
576*09f455dcSMasahiro Yamada 	case PERIPH_ID_RESERVED95:
577*09f455dcSMasahiro Yamada 		return PERIPH_ID_NONE;
578*09f455dcSMasahiro Yamada 	default:
579*09f455dcSMasahiro Yamada 		return clk_id;
580*09f455dcSMasahiro Yamada 	}
581*09f455dcSMasahiro Yamada }
582*09f455dcSMasahiro Yamada #endif /* CONFIG_OF_CONTROL */
583*09f455dcSMasahiro Yamada 
584*09f455dcSMasahiro Yamada void clock_early_init(void)
585*09f455dcSMasahiro Yamada {
586*09f455dcSMasahiro Yamada 	tegra30_set_up_pllp();
587*09f455dcSMasahiro Yamada }
588*09f455dcSMasahiro Yamada 
589*09f455dcSMasahiro Yamada void arch_timer_init(void)
590*09f455dcSMasahiro Yamada {
591*09f455dcSMasahiro Yamada }
592*09f455dcSMasahiro Yamada 
593*09f455dcSMasahiro Yamada #define PMC_SATA_PWRGT 0x1ac
594*09f455dcSMasahiro Yamada #define  PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE (1 << 5)
595*09f455dcSMasahiro Yamada #define  PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL (1 << 4)
596*09f455dcSMasahiro Yamada 
597*09f455dcSMasahiro Yamada #define PLLE_SS_CNTL 0x68
598*09f455dcSMasahiro Yamada #define  PLLE_SS_CNTL_SSCINCINTRV(x) (((x) & 0x3f) << 24)
599*09f455dcSMasahiro Yamada #define  PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
600*09f455dcSMasahiro Yamada #define  PLLE_SS_CNTL_SSCBYP (1 << 12)
601*09f455dcSMasahiro Yamada #define  PLLE_SS_CNTL_INTERP_RESET (1 << 11)
602*09f455dcSMasahiro Yamada #define  PLLE_SS_CNTL_BYPASS_SS (1 << 10)
603*09f455dcSMasahiro Yamada #define  PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
604*09f455dcSMasahiro Yamada 
605*09f455dcSMasahiro Yamada #define PLLE_BASE 0x0e8
606*09f455dcSMasahiro Yamada #define  PLLE_BASE_ENABLE_CML (1 << 31)
607*09f455dcSMasahiro Yamada #define  PLLE_BASE_ENABLE (1 << 30)
608*09f455dcSMasahiro Yamada #define  PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24)
609*09f455dcSMasahiro Yamada #define  PLLE_BASE_PLDIV(x) (((x) & 0x3f) << 16)
610*09f455dcSMasahiro Yamada #define  PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
611*09f455dcSMasahiro Yamada #define  PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
612*09f455dcSMasahiro Yamada 
613*09f455dcSMasahiro Yamada #define PLLE_MISC 0x0ec
614*09f455dcSMasahiro Yamada #define  PLLE_MISC_SETUP_BASE(x) (((x) & 0xffff) << 16)
615*09f455dcSMasahiro Yamada #define  PLLE_MISC_PLL_READY (1 << 15)
616*09f455dcSMasahiro Yamada #define  PLLE_MISC_LOCK (1 << 11)
617*09f455dcSMasahiro Yamada #define  PLLE_MISC_LOCK_ENABLE (1 << 9)
618*09f455dcSMasahiro Yamada #define  PLLE_MISC_SETUP_EXT(x) (((x) & 0x3) << 2)
619*09f455dcSMasahiro Yamada 
620*09f455dcSMasahiro Yamada static int tegra_plle_train(void)
621*09f455dcSMasahiro Yamada {
622*09f455dcSMasahiro Yamada 	unsigned int timeout = 2000;
623*09f455dcSMasahiro Yamada 	unsigned long value;
624*09f455dcSMasahiro Yamada 
625*09f455dcSMasahiro Yamada 	value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
626*09f455dcSMasahiro Yamada 	value |= PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE;
627*09f455dcSMasahiro Yamada 	writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
628*09f455dcSMasahiro Yamada 
629*09f455dcSMasahiro Yamada 	value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
630*09f455dcSMasahiro Yamada 	value |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
631*09f455dcSMasahiro Yamada 	writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
632*09f455dcSMasahiro Yamada 
633*09f455dcSMasahiro Yamada 	value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
634*09f455dcSMasahiro Yamada 	value &= ~PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE;
635*09f455dcSMasahiro Yamada 	writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
636*09f455dcSMasahiro Yamada 
637*09f455dcSMasahiro Yamada 	do {
638*09f455dcSMasahiro Yamada 		value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
639*09f455dcSMasahiro Yamada 		if (value & PLLE_MISC_PLL_READY)
640*09f455dcSMasahiro Yamada 			break;
641*09f455dcSMasahiro Yamada 
642*09f455dcSMasahiro Yamada 		udelay(100);
643*09f455dcSMasahiro Yamada 	} while (--timeout);
644*09f455dcSMasahiro Yamada 
645*09f455dcSMasahiro Yamada 	if (timeout == 0) {
646*09f455dcSMasahiro Yamada 		error("timeout waiting for PLLE to become ready");
647*09f455dcSMasahiro Yamada 		return -ETIMEDOUT;
648*09f455dcSMasahiro Yamada 	}
649*09f455dcSMasahiro Yamada 
650*09f455dcSMasahiro Yamada 	return 0;
651*09f455dcSMasahiro Yamada }
652*09f455dcSMasahiro Yamada 
653*09f455dcSMasahiro Yamada int tegra_plle_enable(void)
654*09f455dcSMasahiro Yamada {
655*09f455dcSMasahiro Yamada 	unsigned int cpcon = 11, p = 18, n = 150, m = 1, timeout = 1000;
656*09f455dcSMasahiro Yamada 	u32 value;
657*09f455dcSMasahiro Yamada 	int err;
658*09f455dcSMasahiro Yamada 
659*09f455dcSMasahiro Yamada 	/* disable PLLE clock */
660*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
661*09f455dcSMasahiro Yamada 	value &= ~PLLE_BASE_ENABLE_CML;
662*09f455dcSMasahiro Yamada 	value &= ~PLLE_BASE_ENABLE;
663*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
664*09f455dcSMasahiro Yamada 
665*09f455dcSMasahiro Yamada 	/* clear lock enable and setup field */
666*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
667*09f455dcSMasahiro Yamada 	value &= ~PLLE_MISC_LOCK_ENABLE;
668*09f455dcSMasahiro Yamada 	value &= ~PLLE_MISC_SETUP_BASE(0xffff);
669*09f455dcSMasahiro Yamada 	value &= ~PLLE_MISC_SETUP_EXT(0x3);
670*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
671*09f455dcSMasahiro Yamada 
672*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
673*09f455dcSMasahiro Yamada 	if ((value & PLLE_MISC_PLL_READY) == 0) {
674*09f455dcSMasahiro Yamada 		err = tegra_plle_train();
675*09f455dcSMasahiro Yamada 		if (err < 0) {
676*09f455dcSMasahiro Yamada 			error("failed to train PLLE: %d", err);
677*09f455dcSMasahiro Yamada 			return err;
678*09f455dcSMasahiro Yamada 		}
679*09f455dcSMasahiro Yamada 	}
680*09f455dcSMasahiro Yamada 
681*09f455dcSMasahiro Yamada 	/* configure PLLE */
682*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
683*09f455dcSMasahiro Yamada 
684*09f455dcSMasahiro Yamada 	value &= ~PLLE_BASE_PLDIV_CML(0x0f);
685*09f455dcSMasahiro Yamada 	value |= PLLE_BASE_PLDIV_CML(cpcon);
686*09f455dcSMasahiro Yamada 
687*09f455dcSMasahiro Yamada 	value &= ~PLLE_BASE_PLDIV(0x3f);
688*09f455dcSMasahiro Yamada 	value |= PLLE_BASE_PLDIV(p);
689*09f455dcSMasahiro Yamada 
690*09f455dcSMasahiro Yamada 	value &= ~PLLE_BASE_NDIV(0xff);
691*09f455dcSMasahiro Yamada 	value |= PLLE_BASE_NDIV(n);
692*09f455dcSMasahiro Yamada 
693*09f455dcSMasahiro Yamada 	value &= ~PLLE_BASE_MDIV(0xff);
694*09f455dcSMasahiro Yamada 	value |= PLLE_BASE_MDIV(m);
695*09f455dcSMasahiro Yamada 
696*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
697*09f455dcSMasahiro Yamada 
698*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
699*09f455dcSMasahiro Yamada 	value |= PLLE_MISC_SETUP_BASE(0x7);
700*09f455dcSMasahiro Yamada 	value |= PLLE_MISC_LOCK_ENABLE;
701*09f455dcSMasahiro Yamada 	value |= PLLE_MISC_SETUP_EXT(0);
702*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
703*09f455dcSMasahiro Yamada 
704*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
705*09f455dcSMasahiro Yamada 	value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET |
706*09f455dcSMasahiro Yamada 		 PLLE_SS_CNTL_BYPASS_SS;
707*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
708*09f455dcSMasahiro Yamada 
709*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
710*09f455dcSMasahiro Yamada 	value |= PLLE_BASE_ENABLE_CML | PLLE_BASE_ENABLE;
711*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
712*09f455dcSMasahiro Yamada 
713*09f455dcSMasahiro Yamada 	do {
714*09f455dcSMasahiro Yamada 		value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
715*09f455dcSMasahiro Yamada 		if (value & PLLE_MISC_LOCK)
716*09f455dcSMasahiro Yamada 			break;
717*09f455dcSMasahiro Yamada 
718*09f455dcSMasahiro Yamada 		udelay(2);
719*09f455dcSMasahiro Yamada 	} while (--timeout);
720*09f455dcSMasahiro Yamada 
721*09f455dcSMasahiro Yamada 	if (timeout == 0) {
722*09f455dcSMasahiro Yamada 		error("timeout waiting for PLLE to lock");
723*09f455dcSMasahiro Yamada 		return -ETIMEDOUT;
724*09f455dcSMasahiro Yamada 	}
725*09f455dcSMasahiro Yamada 
726*09f455dcSMasahiro Yamada 	udelay(50);
727*09f455dcSMasahiro Yamada 
728*09f455dcSMasahiro Yamada 	value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
729*09f455dcSMasahiro Yamada 	value &= ~PLLE_SS_CNTL_SSCINCINTRV(0x3f);
730*09f455dcSMasahiro Yamada 	value |= PLLE_SS_CNTL_SSCINCINTRV(0x18);
731*09f455dcSMasahiro Yamada 
732*09f455dcSMasahiro Yamada 	value &= ~PLLE_SS_CNTL_SSCINC(0xff);
733*09f455dcSMasahiro Yamada 	value |= PLLE_SS_CNTL_SSCINC(0x01);
734*09f455dcSMasahiro Yamada 
735*09f455dcSMasahiro Yamada 	value &= ~PLLE_SS_CNTL_SSCBYP;
736*09f455dcSMasahiro Yamada 	value &= ~PLLE_SS_CNTL_INTERP_RESET;
737*09f455dcSMasahiro Yamada 	value &= ~PLLE_SS_CNTL_BYPASS_SS;
738*09f455dcSMasahiro Yamada 
739*09f455dcSMasahiro Yamada 	value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff);
740*09f455dcSMasahiro Yamada 	value |= PLLE_SS_CNTL_SSCMAX(0x24);
741*09f455dcSMasahiro Yamada 	writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
742*09f455dcSMasahiro Yamada 
743*09f455dcSMasahiro Yamada 	return 0;
744*09f455dcSMasahiro Yamada }
745