xref: /rk3399_rockchip-uboot/arch/arm/mach-tegra/tegra20/warmboot_avp.h (revision b9cb64825b5e6efeb715abd8b48d9b12f98973e9)
1*09f455dcSMasahiro Yamada /*
2*09f455dcSMasahiro Yamada  * (C) Copyright 2010, 2011
3*09f455dcSMasahiro Yamada  * NVIDIA Corporation <www.nvidia.com>
4*09f455dcSMasahiro Yamada  *
5*09f455dcSMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
6*09f455dcSMasahiro Yamada  */
7*09f455dcSMasahiro Yamada 
8*09f455dcSMasahiro Yamada #ifndef _WARMBOOT_AVP_H_
9*09f455dcSMasahiro Yamada #define _WARMBOOT_AVP_H_
10*09f455dcSMasahiro Yamada 
11*09f455dcSMasahiro Yamada #define TEGRA_DEV_L			0
12*09f455dcSMasahiro Yamada #define TEGRA_DEV_H			1
13*09f455dcSMasahiro Yamada #define TEGRA_DEV_U			2
14*09f455dcSMasahiro Yamada 
15*09f455dcSMasahiro Yamada #define SIMPLE_PLLX			(CLOCK_ID_XCPU - CLOCK_ID_FIRST_SIMPLE)
16*09f455dcSMasahiro Yamada #define SIMPLE_PLLE			(CLOCK_ID_EPCI - CLOCK_ID_FIRST_SIMPLE)
17*09f455dcSMasahiro Yamada 
18*09f455dcSMasahiro Yamada #define TIMER_USEC_CNTR			(NV_PA_TMRUS_BASE + 0)
19*09f455dcSMasahiro Yamada #define TIMER_USEC_CFG			(NV_PA_TMRUS_BASE + 4)
20*09f455dcSMasahiro Yamada 
21*09f455dcSMasahiro Yamada #define USEC_CFG_DIVISOR_MASK		0xffff
22*09f455dcSMasahiro Yamada 
23*09f455dcSMasahiro Yamada #define CONFIG_CTL_TBE			(1 << 7)
24*09f455dcSMasahiro Yamada #define CONFIG_CTL_JTAG			(1 << 6)
25*09f455dcSMasahiro Yamada 
26*09f455dcSMasahiro Yamada #define CPU_RST				(1 << 0)
27*09f455dcSMasahiro Yamada #define CLK_ENB_CPU			(1 << 0)
28*09f455dcSMasahiro Yamada #define SWR_TRIG_SYS_RST		(1 << 2)
29*09f455dcSMasahiro Yamada #define SWR_CSITE_RST			(1 << 9)
30*09f455dcSMasahiro Yamada 
31*09f455dcSMasahiro Yamada #define PWRGATE_STATUS_CPU		(1 << 0)
32*09f455dcSMasahiro Yamada #define PWRGATE_TOGGLE_PARTID_CPU	(0 << 0)
33*09f455dcSMasahiro Yamada #define PWRGATE_TOGGLE_START		(1 << 8)
34*09f455dcSMasahiro Yamada 
35*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPU_BRIDGE_CLKDIV_4	(3 << 0)
36*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPU0_CLK_STP_STOP	(1 << 8)
37*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPU0_CLK_STP_RUN	(0 << 8)
38*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPU1_CLK_STP_STOP	(1 << 9)
39*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPU1_CLK_STP_RUN	(0 << 9)
40*09f455dcSMasahiro Yamada 
41*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPURESET0		(1 << 0)
42*09f455dcSMasahiro Yamada #define CPU_CMPLX_CPURESET1		(1 << 1)
43*09f455dcSMasahiro Yamada #define CPU_CMPLX_DERESET0		(1 << 4)
44*09f455dcSMasahiro Yamada #define CPU_CMPLX_DERESET1		(1 << 5)
45*09f455dcSMasahiro Yamada #define CPU_CMPLX_DBGRESET0		(1 << 12)
46*09f455dcSMasahiro Yamada #define CPU_CMPLX_DBGRESET1		(1 << 13)
47*09f455dcSMasahiro Yamada 
48*09f455dcSMasahiro Yamada #define PLLM_OUT1_RSTN_RESET_DISABLE	(1 << 0)
49*09f455dcSMasahiro Yamada #define PLLM_OUT1_CLKEN_ENABLE		(1 << 1)
50*09f455dcSMasahiro Yamada #define PLLM_OUT1_RATIO_VAL_8		(8 << 8)
51*09f455dcSMasahiro Yamada 
52*09f455dcSMasahiro Yamada #define SCLK_SYS_STATE_IDLE		(1 << 28)
53*09f455dcSMasahiro Yamada #define SCLK_SWAKE_FIQ_SRC_PLLM_OUT1	(7 << 12)
54*09f455dcSMasahiro Yamada #define SCLK_SWAKE_IRQ_SRC_PLLM_OUT1	(7 << 8)
55*09f455dcSMasahiro Yamada #define SCLK_SWAKE_RUN_SRC_PLLM_OUT1	(7 << 4)
56*09f455dcSMasahiro Yamada #define SCLK_SWAKE_IDLE_SRC_PLLM_OUT1	(7 << 0)
57*09f455dcSMasahiro Yamada 
58*09f455dcSMasahiro Yamada #define EVENT_ZERO_VAL_20		(20 << 0)
59*09f455dcSMasahiro Yamada #define EVENT_MSEC			(1 << 24)
60*09f455dcSMasahiro Yamada #define EVENT_JTAG			(1 << 28)
61*09f455dcSMasahiro Yamada #define EVENT_MODE_STOP			(2 << 29)
62*09f455dcSMasahiro Yamada 
63*09f455dcSMasahiro Yamada #define CCLK_PLLP_BURST_POLICY		0x20004444
64*09f455dcSMasahiro Yamada 
65*09f455dcSMasahiro Yamada #endif
66