109f455dcSMasahiro Yamada /*
209f455dcSMasahiro Yamada * (C) Copyright 2010 - 2011
309f455dcSMasahiro Yamada * NVIDIA Corporation <www.nvidia.com>
409f455dcSMasahiro Yamada *
509f455dcSMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
609f455dcSMasahiro Yamada */
709f455dcSMasahiro Yamada
809f455dcSMasahiro Yamada #include <common.h>
909f455dcSMasahiro Yamada #include <asm/io.h>
10*1221ce45SMasahiro Yamada #include <linux/errno.h>
1109f455dcSMasahiro Yamada #include <asm/arch/clock.h>
1209f455dcSMasahiro Yamada #include <asm/arch/emc.h>
1309f455dcSMasahiro Yamada #include <asm/arch/gp_padctrl.h>
1409f455dcSMasahiro Yamada #include <asm/arch/pinmux.h>
1509f455dcSMasahiro Yamada #include <asm/arch/sdram_param.h>
1609f455dcSMasahiro Yamada #include <asm/arch/tegra.h>
1709f455dcSMasahiro Yamada #include <asm/arch-tegra/ap.h>
1809f455dcSMasahiro Yamada #include <asm/arch-tegra/apb_misc.h>
1909f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h>
2009f455dcSMasahiro Yamada #include <asm/arch-tegra/pmc.h>
2109f455dcSMasahiro Yamada #include <asm/arch-tegra/fuse.h>
2209f455dcSMasahiro Yamada #include <asm/arch-tegra/warmboot.h>
2309f455dcSMasahiro Yamada
2409f455dcSMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
2509f455dcSMasahiro Yamada
2609f455dcSMasahiro Yamada #ifndef CONFIG_TEGRA_CLOCK_SCALING
2709f455dcSMasahiro Yamada #error "You must enable CONFIG_TEGRA_CLOCK_SCALING to use CONFIG_TEGRA_LP0"
2809f455dcSMasahiro Yamada #endif
2909f455dcSMasahiro Yamada
3009f455dcSMasahiro Yamada /*
3109f455dcSMasahiro Yamada * This is the place in SRAM where the SDRAM parameters are stored. There
3209f455dcSMasahiro Yamada * are 4 blocks, one for each RAM code
3309f455dcSMasahiro Yamada */
3409f455dcSMasahiro Yamada #define SDRAM_PARAMS_BASE (NV_PA_BASE_SRAM + 0x188)
3509f455dcSMasahiro Yamada
3609f455dcSMasahiro Yamada /* TODO: If we later add support for the Misc GP controller, refactor this */
3709f455dcSMasahiro Yamada union xm2cfga_reg {
3809f455dcSMasahiro Yamada struct {
3909f455dcSMasahiro Yamada u32 reserved0:2;
4009f455dcSMasahiro Yamada u32 hsm_en:1;
4109f455dcSMasahiro Yamada u32 reserved1:2;
4209f455dcSMasahiro Yamada u32 preemp_en:1;
4309f455dcSMasahiro Yamada u32 vref_en:1;
4409f455dcSMasahiro Yamada u32 reserved2:5;
4509f455dcSMasahiro Yamada u32 cal_drvdn:5;
4609f455dcSMasahiro Yamada u32 reserved3:3;
4709f455dcSMasahiro Yamada u32 cal_drvup:5;
4809f455dcSMasahiro Yamada u32 reserved4:3;
4909f455dcSMasahiro Yamada u32 cal_drvdn_slwr:2;
5009f455dcSMasahiro Yamada u32 cal_drvup_slwf:2;
5109f455dcSMasahiro Yamada };
5209f455dcSMasahiro Yamada u32 word;
5309f455dcSMasahiro Yamada };
5409f455dcSMasahiro Yamada
5509f455dcSMasahiro Yamada union xm2cfgd_reg {
5609f455dcSMasahiro Yamada struct {
5709f455dcSMasahiro Yamada u32 reserved0:2;
5809f455dcSMasahiro Yamada u32 hsm_en:1;
5909f455dcSMasahiro Yamada u32 schmt_en:1;
6009f455dcSMasahiro Yamada u32 lpmd:2;
6109f455dcSMasahiro Yamada u32 vref_en:1;
6209f455dcSMasahiro Yamada u32 reserved1:5;
6309f455dcSMasahiro Yamada u32 cal_drvdn:5;
6409f455dcSMasahiro Yamada u32 reserved2:3;
6509f455dcSMasahiro Yamada u32 cal_drvup:5;
6609f455dcSMasahiro Yamada u32 reserved3:3;
6709f455dcSMasahiro Yamada u32 cal_drvdn_slwr:2;
6809f455dcSMasahiro Yamada u32 cal_drvup_slwf:2;
6909f455dcSMasahiro Yamada };
7009f455dcSMasahiro Yamada u32 word;
7109f455dcSMasahiro Yamada };
7209f455dcSMasahiro Yamada
7309f455dcSMasahiro Yamada /*
7409f455dcSMasahiro Yamada * TODO: This register is not documented in the TRM yet. We could move this
7509f455dcSMasahiro Yamada * into the EMC and give it a proper interface, but not while it is
7609f455dcSMasahiro Yamada * undocumented.
7709f455dcSMasahiro Yamada */
7809f455dcSMasahiro Yamada union fbio_spare_reg {
7909f455dcSMasahiro Yamada struct {
8009f455dcSMasahiro Yamada u32 reserved:24;
8109f455dcSMasahiro Yamada u32 cfg_wb0:8;
8209f455dcSMasahiro Yamada };
8309f455dcSMasahiro Yamada u32 word;
8409f455dcSMasahiro Yamada };
8509f455dcSMasahiro Yamada
8609f455dcSMasahiro Yamada /* We pack the resume information into these unions for later */
8709f455dcSMasahiro Yamada union scratch2_reg {
8809f455dcSMasahiro Yamada struct {
8909f455dcSMasahiro Yamada u32 pllm_base_divm:5;
9009f455dcSMasahiro Yamada u32 pllm_base_divn:10;
9109f455dcSMasahiro Yamada u32 pllm_base_divp:3;
9209f455dcSMasahiro Yamada u32 pllm_misc_lfcon:4;
9309f455dcSMasahiro Yamada u32 pllm_misc_cpcon:4;
9409f455dcSMasahiro Yamada u32 gp_xm2cfga_padctrl_preemp:1;
9509f455dcSMasahiro Yamada u32 gp_xm2cfgd_padctrl_schmt:1;
9609f455dcSMasahiro Yamada u32 osc_ctrl_xobp:1;
9709f455dcSMasahiro Yamada u32 memory_type:3;
9809f455dcSMasahiro Yamada };
9909f455dcSMasahiro Yamada u32 word;
10009f455dcSMasahiro Yamada };
10109f455dcSMasahiro Yamada
10209f455dcSMasahiro Yamada union scratch4_reg {
10309f455dcSMasahiro Yamada struct {
10409f455dcSMasahiro Yamada u32 emc_clock_divider:8;
10509f455dcSMasahiro Yamada u32 pllm_stable_time:8;
10609f455dcSMasahiro Yamada u32 pllx_stable_time:8;
10709f455dcSMasahiro Yamada u32 emc_fbio_spare_cfg_wb0:8;
10809f455dcSMasahiro Yamada };
10909f455dcSMasahiro Yamada u32 word;
11009f455dcSMasahiro Yamada };
11109f455dcSMasahiro Yamada
11209f455dcSMasahiro Yamada union scratch24_reg {
11309f455dcSMasahiro Yamada struct {
11409f455dcSMasahiro Yamada u32 emc_auto_cal_wait:8;
11509f455dcSMasahiro Yamada u32 emc_pin_program_wait:8;
11609f455dcSMasahiro Yamada u32 warmboot_wait:8;
11709f455dcSMasahiro Yamada u32 reserved:8;
11809f455dcSMasahiro Yamada };
11909f455dcSMasahiro Yamada u32 word;
12009f455dcSMasahiro Yamada };
12109f455dcSMasahiro Yamada
warmboot_save_sdram_params(void)12209f455dcSMasahiro Yamada int warmboot_save_sdram_params(void)
12309f455dcSMasahiro Yamada {
12409f455dcSMasahiro Yamada u32 ram_code;
12509f455dcSMasahiro Yamada struct sdram_params sdram;
12609f455dcSMasahiro Yamada struct apb_misc_pp_ctlr *apb_misc =
12709f455dcSMasahiro Yamada (struct apb_misc_pp_ctlr *)NV_PA_APB_MISC_BASE;
12809f455dcSMasahiro Yamada struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
12909f455dcSMasahiro Yamada struct apb_misc_gp_ctlr *gp =
13009f455dcSMasahiro Yamada (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE;
13109f455dcSMasahiro Yamada struct emc_ctlr *emc = emc_get_controller(gd->fdt_blob);
13209f455dcSMasahiro Yamada union scratch2_reg scratch2;
13309f455dcSMasahiro Yamada union scratch4_reg scratch4;
13409f455dcSMasahiro Yamada union scratch24_reg scratch24;
13509f455dcSMasahiro Yamada union xm2cfga_reg xm2cfga;
13609f455dcSMasahiro Yamada union xm2cfgd_reg xm2cfgd;
13709f455dcSMasahiro Yamada union fbio_spare_reg fbio_spare;
13809f455dcSMasahiro Yamada
13909f455dcSMasahiro Yamada /* get ram code that is used as index to array sdram_params in BCT */
14009f455dcSMasahiro Yamada ram_code = (readl(&apb_misc->strapping_opt_a) >>
14109f455dcSMasahiro Yamada STRAP_OPT_A_RAM_CODE_SHIFT) & 3;
14209f455dcSMasahiro Yamada memcpy(&sdram,
14309f455dcSMasahiro Yamada (char *)((struct sdram_params *)SDRAM_PARAMS_BASE + ram_code),
14409f455dcSMasahiro Yamada sizeof(sdram));
14509f455dcSMasahiro Yamada
14609f455dcSMasahiro Yamada xm2cfga.word = readl(&gp->xm2cfga);
14709f455dcSMasahiro Yamada xm2cfgd.word = readl(&gp->xm2cfgd);
14809f455dcSMasahiro Yamada
14909f455dcSMasahiro Yamada scratch2.word = 0;
15009f455dcSMasahiro Yamada scratch2.osc_ctrl_xobp = clock_get_osc_bypass();
15109f455dcSMasahiro Yamada
15209f455dcSMasahiro Yamada /* Get the memory PLL settings */
15309f455dcSMasahiro Yamada {
15409f455dcSMasahiro Yamada u32 divm, divn, divp, cpcon, lfcon;
15509f455dcSMasahiro Yamada
15609f455dcSMasahiro Yamada if (clock_ll_read_pll(CLOCK_ID_MEMORY, &divm, &divn, &divp,
15709f455dcSMasahiro Yamada &cpcon, &lfcon))
15809f455dcSMasahiro Yamada return -1;
15909f455dcSMasahiro Yamada scratch2.pllm_base_divm = divm;
16009f455dcSMasahiro Yamada scratch2.pllm_base_divn = divn;
16109f455dcSMasahiro Yamada scratch2.pllm_base_divp = divp;
16209f455dcSMasahiro Yamada scratch2.pllm_misc_cpcon = cpcon;
16309f455dcSMasahiro Yamada scratch2.pllm_misc_lfcon = lfcon;
16409f455dcSMasahiro Yamada }
16509f455dcSMasahiro Yamada
16609f455dcSMasahiro Yamada scratch2.gp_xm2cfga_padctrl_preemp = xm2cfga.preemp_en;
16709f455dcSMasahiro Yamada scratch2.gp_xm2cfgd_padctrl_schmt = xm2cfgd.schmt_en;
16809f455dcSMasahiro Yamada scratch2.memory_type = sdram.memory_type;
16909f455dcSMasahiro Yamada writel(scratch2.word, &pmc->pmc_scratch2);
17009f455dcSMasahiro Yamada
17109f455dcSMasahiro Yamada /* collect data from various sources for pmc_scratch4 */
17209f455dcSMasahiro Yamada fbio_spare.word = readl(&emc->fbio_spare);
17309f455dcSMasahiro Yamada scratch4.word = 0;
17409f455dcSMasahiro Yamada scratch4.emc_fbio_spare_cfg_wb0 = fbio_spare.cfg_wb0;
17509f455dcSMasahiro Yamada scratch4.emc_clock_divider = sdram.emc_clock_divider;
17609f455dcSMasahiro Yamada scratch4.pllm_stable_time = -1;
17709f455dcSMasahiro Yamada scratch4.pllx_stable_time = -1;
17809f455dcSMasahiro Yamada writel(scratch4.word, &pmc->pmc_scratch4);
17909f455dcSMasahiro Yamada
18009f455dcSMasahiro Yamada /* collect various data from sdram for pmc_scratch24 */
18109f455dcSMasahiro Yamada scratch24.word = 0;
18209f455dcSMasahiro Yamada scratch24.emc_pin_program_wait = sdram.emc_pin_program_wait;
18309f455dcSMasahiro Yamada scratch24.emc_auto_cal_wait = sdram.emc_auto_cal_wait;
18409f455dcSMasahiro Yamada scratch24.warmboot_wait = sdram.warm_boot_wait;
18509f455dcSMasahiro Yamada writel(scratch24.word, &pmc->pmc_scratch24);
18609f455dcSMasahiro Yamada
18709f455dcSMasahiro Yamada return 0;
18809f455dcSMasahiro Yamada }
18909f455dcSMasahiro Yamada
get_major_version(void)19009f455dcSMasahiro Yamada static u32 get_major_version(void)
19109f455dcSMasahiro Yamada {
19209f455dcSMasahiro Yamada u32 major_id;
19309f455dcSMasahiro Yamada struct apb_misc_gp_ctlr *gp =
19409f455dcSMasahiro Yamada (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE;
19509f455dcSMasahiro Yamada
19609f455dcSMasahiro Yamada major_id = (readl(&gp->hidrev) & HIDREV_MAJORPREV_MASK) >>
19709f455dcSMasahiro Yamada HIDREV_MAJORPREV_SHIFT;
19809f455dcSMasahiro Yamada return major_id;
19909f455dcSMasahiro Yamada }
20009f455dcSMasahiro Yamada
is_production_mode_fuse_set(struct fuse_regs * fuse)20109f455dcSMasahiro Yamada static int is_production_mode_fuse_set(struct fuse_regs *fuse)
20209f455dcSMasahiro Yamada {
20309f455dcSMasahiro Yamada return readl(&fuse->production_mode);
20409f455dcSMasahiro Yamada }
20509f455dcSMasahiro Yamada
is_odm_production_mode_fuse_set(struct fuse_regs * fuse)20609f455dcSMasahiro Yamada static int is_odm_production_mode_fuse_set(struct fuse_regs *fuse)
20709f455dcSMasahiro Yamada {
20809f455dcSMasahiro Yamada return readl(&fuse->security_mode);
20909f455dcSMasahiro Yamada }
21009f455dcSMasahiro Yamada
is_failure_analysis_mode(struct fuse_regs * fuse)21109f455dcSMasahiro Yamada static int is_failure_analysis_mode(struct fuse_regs *fuse)
21209f455dcSMasahiro Yamada {
21309f455dcSMasahiro Yamada return readl(&fuse->fa);
21409f455dcSMasahiro Yamada }
21509f455dcSMasahiro Yamada
ap20_is_odm_production_mode(void)21609f455dcSMasahiro Yamada static int ap20_is_odm_production_mode(void)
21709f455dcSMasahiro Yamada {
21809f455dcSMasahiro Yamada struct fuse_regs *fuse = (struct fuse_regs *)NV_PA_FUSE_BASE;
21909f455dcSMasahiro Yamada
22009f455dcSMasahiro Yamada if (!is_failure_analysis_mode(fuse) &&
22109f455dcSMasahiro Yamada is_odm_production_mode_fuse_set(fuse))
22209f455dcSMasahiro Yamada return 1;
22309f455dcSMasahiro Yamada else
22409f455dcSMasahiro Yamada return 0;
22509f455dcSMasahiro Yamada }
22609f455dcSMasahiro Yamada
ap20_is_production_mode(void)22709f455dcSMasahiro Yamada static int ap20_is_production_mode(void)
22809f455dcSMasahiro Yamada {
22909f455dcSMasahiro Yamada struct fuse_regs *fuse = (struct fuse_regs *)NV_PA_FUSE_BASE;
23009f455dcSMasahiro Yamada
23109f455dcSMasahiro Yamada if (get_major_version() == 0)
23209f455dcSMasahiro Yamada return 1;
23309f455dcSMasahiro Yamada
23409f455dcSMasahiro Yamada if (!is_failure_analysis_mode(fuse) &&
23509f455dcSMasahiro Yamada is_production_mode_fuse_set(fuse) &&
23609f455dcSMasahiro Yamada !is_odm_production_mode_fuse_set(fuse))
23709f455dcSMasahiro Yamada return 1;
23809f455dcSMasahiro Yamada else
23909f455dcSMasahiro Yamada return 0;
24009f455dcSMasahiro Yamada }
24109f455dcSMasahiro Yamada
fuse_get_operation_mode(void)24209f455dcSMasahiro Yamada static enum fuse_operating_mode fuse_get_operation_mode(void)
24309f455dcSMasahiro Yamada {
24409f455dcSMasahiro Yamada u32 chip_id;
24509f455dcSMasahiro Yamada struct apb_misc_gp_ctlr *gp =
24609f455dcSMasahiro Yamada (struct apb_misc_gp_ctlr *)NV_PA_APB_MISC_GP_BASE;
24709f455dcSMasahiro Yamada
24809f455dcSMasahiro Yamada chip_id = (readl(&gp->hidrev) & HIDREV_CHIPID_MASK) >>
24909f455dcSMasahiro Yamada HIDREV_CHIPID_SHIFT;
25009f455dcSMasahiro Yamada if (chip_id == CHIPID_TEGRA20) {
25109f455dcSMasahiro Yamada if (ap20_is_odm_production_mode()) {
25209f455dcSMasahiro Yamada printf("!! odm_production_mode is not supported !!\n");
25309f455dcSMasahiro Yamada return MODE_UNDEFINED;
25409f455dcSMasahiro Yamada } else
25509f455dcSMasahiro Yamada if (ap20_is_production_mode())
25609f455dcSMasahiro Yamada return MODE_PRODUCTION;
25709f455dcSMasahiro Yamada else
25809f455dcSMasahiro Yamada return MODE_UNDEFINED;
25909f455dcSMasahiro Yamada }
26009f455dcSMasahiro Yamada return MODE_UNDEFINED;
26109f455dcSMasahiro Yamada }
26209f455dcSMasahiro Yamada
determine_crypto_options(int * is_encrypted,int * is_signed,int * use_zero_key)26309f455dcSMasahiro Yamada static void determine_crypto_options(int *is_encrypted, int *is_signed,
26409f455dcSMasahiro Yamada int *use_zero_key)
26509f455dcSMasahiro Yamada {
26609f455dcSMasahiro Yamada switch (fuse_get_operation_mode()) {
26709f455dcSMasahiro Yamada case MODE_PRODUCTION:
26809f455dcSMasahiro Yamada *is_encrypted = 0;
26909f455dcSMasahiro Yamada *is_signed = 1;
27009f455dcSMasahiro Yamada *use_zero_key = 1;
27109f455dcSMasahiro Yamada break;
27209f455dcSMasahiro Yamada case MODE_UNDEFINED:
27309f455dcSMasahiro Yamada default:
27409f455dcSMasahiro Yamada *is_encrypted = 0;
27509f455dcSMasahiro Yamada *is_signed = 0;
27609f455dcSMasahiro Yamada *use_zero_key = 0;
27709f455dcSMasahiro Yamada break;
27809f455dcSMasahiro Yamada }
27909f455dcSMasahiro Yamada }
28009f455dcSMasahiro Yamada
sign_wb_code(u32 start,u32 length,int use_zero_key)28109f455dcSMasahiro Yamada static int sign_wb_code(u32 start, u32 length, int use_zero_key)
28209f455dcSMasahiro Yamada {
28309f455dcSMasahiro Yamada int err;
28409f455dcSMasahiro Yamada u8 *source; /* Pointer to source */
28509f455dcSMasahiro Yamada u8 *hash;
28609f455dcSMasahiro Yamada
28709f455dcSMasahiro Yamada /* Calculate AES block parameters. */
28809f455dcSMasahiro Yamada source = (u8 *)(start + offsetof(struct wb_header, random_aes_block));
28909f455dcSMasahiro Yamada length -= offsetof(struct wb_header, random_aes_block);
29009f455dcSMasahiro Yamada hash = (u8 *)(start + offsetof(struct wb_header, hash));
29109f455dcSMasahiro Yamada err = sign_data_block(source, length, hash);
29209f455dcSMasahiro Yamada
29309f455dcSMasahiro Yamada return err;
29409f455dcSMasahiro Yamada }
29509f455dcSMasahiro Yamada
warmboot_prepare_code(u32 seg_address,u32 seg_length)29609f455dcSMasahiro Yamada int warmboot_prepare_code(u32 seg_address, u32 seg_length)
29709f455dcSMasahiro Yamada {
29809f455dcSMasahiro Yamada int err = 0;
29909f455dcSMasahiro Yamada u32 length; /* length of the signed/encrypt code */
30009f455dcSMasahiro Yamada struct wb_header *dst_header; /* Pointer to dest WB header */
30109f455dcSMasahiro Yamada int is_encrypted; /* Segment is encrypted */
30209f455dcSMasahiro Yamada int is_signed; /* Segment is signed */
30309f455dcSMasahiro Yamada int use_zero_key; /* Use key of all zeros */
30409f455dcSMasahiro Yamada
30509f455dcSMasahiro Yamada /* Determine crypto options. */
30609f455dcSMasahiro Yamada determine_crypto_options(&is_encrypted, &is_signed, &use_zero_key);
30709f455dcSMasahiro Yamada
30809f455dcSMasahiro Yamada /* Get the actual code limits. */
30909f455dcSMasahiro Yamada length = roundup(((u32)wb_end - (u32)wb_start), 16);
31009f455dcSMasahiro Yamada
31109f455dcSMasahiro Yamada /*
31209f455dcSMasahiro Yamada * The region specified by seg_address must be in SDRAM and must be
31309f455dcSMasahiro Yamada * nonzero in length.
31409f455dcSMasahiro Yamada */
31509f455dcSMasahiro Yamada if (seg_length == 0 || seg_address < NV_PA_SDRAM_BASE ||
31609f455dcSMasahiro Yamada seg_address + seg_length >= NV_PA_SDRAM_BASE + gd->ram_size) {
31709f455dcSMasahiro Yamada err = -EFAULT;
31809f455dcSMasahiro Yamada goto fail;
31909f455dcSMasahiro Yamada }
32009f455dcSMasahiro Yamada
32109f455dcSMasahiro Yamada /* Things must be 16-byte aligned. */
32209f455dcSMasahiro Yamada if ((seg_length & 0xF) || (seg_address & 0xF)) {
32309f455dcSMasahiro Yamada err = -EINVAL;
32409f455dcSMasahiro Yamada goto fail;
32509f455dcSMasahiro Yamada }
32609f455dcSMasahiro Yamada
32709f455dcSMasahiro Yamada /* Will the code fit? (destination includes wb_header + wb code) */
32809f455dcSMasahiro Yamada if (seg_length < (length + sizeof(struct wb_header))) {
32909f455dcSMasahiro Yamada err = -EINVAL;
33009f455dcSMasahiro Yamada goto fail;
33109f455dcSMasahiro Yamada }
33209f455dcSMasahiro Yamada
33309f455dcSMasahiro Yamada dst_header = (struct wb_header *)seg_address;
33409f455dcSMasahiro Yamada memset((char *)dst_header, 0, sizeof(struct wb_header));
33509f455dcSMasahiro Yamada
33609f455dcSMasahiro Yamada /* Populate the random_aes_block as requested. */
33709f455dcSMasahiro Yamada {
33809f455dcSMasahiro Yamada u32 *aes_block = (u32 *)&(dst_header->random_aes_block);
33909f455dcSMasahiro Yamada u32 *end = (u32 *)(((u32)aes_block) +
34009f455dcSMasahiro Yamada sizeof(dst_header->random_aes_block));
34109f455dcSMasahiro Yamada
34209f455dcSMasahiro Yamada do {
34309f455dcSMasahiro Yamada *aes_block++ = 0;
34409f455dcSMasahiro Yamada } while (aes_block < end);
34509f455dcSMasahiro Yamada }
34609f455dcSMasahiro Yamada
34709f455dcSMasahiro Yamada /* Populate the header. */
34809f455dcSMasahiro Yamada dst_header->length_insecure = length + sizeof(struct wb_header);
34909f455dcSMasahiro Yamada dst_header->length_secure = length + sizeof(struct wb_header);
35009f455dcSMasahiro Yamada dst_header->destination = NV_WB_RUN_ADDRESS;
35109f455dcSMasahiro Yamada dst_header->entry_point = NV_WB_RUN_ADDRESS;
35209f455dcSMasahiro Yamada dst_header->code_length = length;
35309f455dcSMasahiro Yamada
35409f455dcSMasahiro Yamada if (is_encrypted) {
35509f455dcSMasahiro Yamada printf("!!!! Encryption is not supported !!!!\n");
35609f455dcSMasahiro Yamada dst_header->length_insecure = 0;
35709f455dcSMasahiro Yamada err = -EACCES;
35809f455dcSMasahiro Yamada goto fail;
35909f455dcSMasahiro Yamada } else
36009f455dcSMasahiro Yamada /* copy the wb code directly following dst_header. */
36109f455dcSMasahiro Yamada memcpy((char *)(dst_header+1), (char *)wb_start, length);
36209f455dcSMasahiro Yamada
36309f455dcSMasahiro Yamada if (is_signed)
36409f455dcSMasahiro Yamada err = sign_wb_code(seg_address, dst_header->length_insecure,
36509f455dcSMasahiro Yamada use_zero_key);
36609f455dcSMasahiro Yamada
36709f455dcSMasahiro Yamada fail:
36809f455dcSMasahiro Yamada if (err)
36909f455dcSMasahiro Yamada printf("Warning: warmboot code copy failed (error=%d)\n", err);
37009f455dcSMasahiro Yamada
37109f455dcSMasahiro Yamada return err;
37209f455dcSMasahiro Yamada }
373