xref: /rk3399_rockchip-uboot/arch/arm/mach-tegra/tegra124/cpu.c (revision 722e000ccd7226c5cd071590b5361620eb0b126c)
109f455dcSMasahiro Yamada /*
209f455dcSMasahiro Yamada  * (C) Copyright 2013
309f455dcSMasahiro Yamada  * NVIDIA Corporation <www.nvidia.com>
409f455dcSMasahiro Yamada  *
509f455dcSMasahiro Yamada  * SPDX-License-Identifier:     GPL-2.0+
609f455dcSMasahiro Yamada  */
709f455dcSMasahiro Yamada 
809f455dcSMasahiro Yamada #include <common.h>
909f455dcSMasahiro Yamada #include <asm/io.h>
1009f455dcSMasahiro Yamada #include <asm/arch/ahb.h>
1109f455dcSMasahiro Yamada #include <asm/arch/clock.h>
1209f455dcSMasahiro Yamada #include <asm/arch/flow.h>
1309f455dcSMasahiro Yamada #include <asm/arch/pinmux.h>
1409f455dcSMasahiro Yamada #include <asm/arch/tegra.h>
1509f455dcSMasahiro Yamada #include <asm/arch-tegra/clk_rst.h>
1609f455dcSMasahiro Yamada #include <asm/arch-tegra/pmc.h>
1709f455dcSMasahiro Yamada #include <asm/arch-tegra/ap.h>
1809f455dcSMasahiro Yamada #include "../cpu.h"
1909f455dcSMasahiro Yamada 
2009f455dcSMasahiro Yamada /* Tegra124-specific CPU init code */
2109f455dcSMasahiro Yamada 
enable_cpu_power_rail(void)2209f455dcSMasahiro Yamada static void enable_cpu_power_rail(void)
2309f455dcSMasahiro Yamada {
2409f455dcSMasahiro Yamada 	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
2509f455dcSMasahiro Yamada 
26*722e000cSTom Warren 	debug("%s entry\n", __func__);
2709f455dcSMasahiro Yamada 
2809f455dcSMasahiro Yamada 	/* un-tristate PWR_I2C SCL/SDA, rest of the defaults are correct */
2909f455dcSMasahiro Yamada 	pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SCL_PZ6);
3009f455dcSMasahiro Yamada 	pinmux_tristate_disable(PMUX_PINGRP_PWR_I2C_SDA_PZ7);
3109f455dcSMasahiro Yamada 
3209f455dcSMasahiro Yamada 	pmic_enable_cpu_vdd();
3309f455dcSMasahiro Yamada 
3409f455dcSMasahiro Yamada 	/*
3509f455dcSMasahiro Yamada 	 * Set CPUPWRGOOD_TIMER - APB clock is 1/2 of SCLK (102MHz),
3609f455dcSMasahiro Yamada 	 * set it for 5ms as per SysEng (102MHz*5ms = 510000 (7C830h).
3709f455dcSMasahiro Yamada 	 */
3809f455dcSMasahiro Yamada 	writel(0x7C830, &pmc->pmc_cpupwrgood_timer);
3909f455dcSMasahiro Yamada 
4009f455dcSMasahiro Yamada 	/* Set polarity to 0 (normal) and enable CPUPWRREQ_OE */
4109f455dcSMasahiro Yamada 	clrbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_POL);
4209f455dcSMasahiro Yamada 	setbits_le32(&pmc->pmc_cntrl, CPUPWRREQ_OE);
4309f455dcSMasahiro Yamada }
4409f455dcSMasahiro Yamada 
enable_cpu_clocks(void)4509f455dcSMasahiro Yamada static void enable_cpu_clocks(void)
4609f455dcSMasahiro Yamada {
4709f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
48*722e000cSTom Warren 	struct clk_pll_info *pllinfo = &tegra_pll_info_table[CLOCK_ID_XCPU];
4909f455dcSMasahiro Yamada 	u32 reg;
5009f455dcSMasahiro Yamada 
51*722e000cSTom Warren 	debug("%s entry\n", __func__);
5209f455dcSMasahiro Yamada 
5309f455dcSMasahiro Yamada 	/* Wait for PLL-X to lock */
5409f455dcSMasahiro Yamada 	do {
5509f455dcSMasahiro Yamada 		reg = readl(&clkrst->crc_pll_simple[SIMPLE_PLLX].pll_base);
5609f455dcSMasahiro Yamada 		debug("%s: PLLX base = 0x%08X\n", __func__, reg);
57*722e000cSTom Warren 	} while ((reg & (1 << pllinfo->lock_det)) == 0);
5809f455dcSMasahiro Yamada 
5909f455dcSMasahiro Yamada 	debug("%s: PLLX locked, delay for stable clocks\n", __func__);
6009f455dcSMasahiro Yamada 	/* Wait until all clocks are stable */
6109f455dcSMasahiro Yamada 	udelay(PLL_STABILIZATION_DELAY);
6209f455dcSMasahiro Yamada 
6309f455dcSMasahiro Yamada 	debug("%s: Setting CCLK_BURST and DIVIDER\n", __func__);
6409f455dcSMasahiro Yamada 	writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
6509f455dcSMasahiro Yamada 	writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
6609f455dcSMasahiro Yamada 
6709f455dcSMasahiro Yamada 	debug("%s: Enabling clock to all CPUs\n", __func__);
6809f455dcSMasahiro Yamada 	/* Enable the clock to all CPUs */
6909f455dcSMasahiro Yamada 	reg = CLR_CPU3_CLK_STP | CLR_CPU2_CLK_STP | CLR_CPU1_CLK_STP |
7009f455dcSMasahiro Yamada 		CLR_CPU0_CLK_STP;
7109f455dcSMasahiro Yamada 	writel(reg, &clkrst->crc_clk_cpu_cmplx_clr);
7209f455dcSMasahiro Yamada 
7309f455dcSMasahiro Yamada 	debug("%s: Enabling main CPU complex clocks\n", __func__);
7409f455dcSMasahiro Yamada 	/* Always enable the main CPU complex clocks */
7509f455dcSMasahiro Yamada 	clock_enable(PERIPH_ID_CPU);
7609f455dcSMasahiro Yamada 	clock_enable(PERIPH_ID_CPULP);
7709f455dcSMasahiro Yamada 	clock_enable(PERIPH_ID_CPUG);
7809f455dcSMasahiro Yamada 
7909f455dcSMasahiro Yamada 	debug("%s: Done\n", __func__);
8009f455dcSMasahiro Yamada }
8109f455dcSMasahiro Yamada 
remove_cpu_resets(void)8209f455dcSMasahiro Yamada static void remove_cpu_resets(void)
8309f455dcSMasahiro Yamada {
8409f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
8509f455dcSMasahiro Yamada 	u32 reg;
8609f455dcSMasahiro Yamada 
87*722e000cSTom Warren 	debug("%s entry\n", __func__);
8809f455dcSMasahiro Yamada 
8909f455dcSMasahiro Yamada 	/* Take the slow and fast partitions out of reset */
9009f455dcSMasahiro Yamada 	reg = CLR_NONCPURESET;
9109f455dcSMasahiro Yamada 	writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
9209f455dcSMasahiro Yamada 	writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
9309f455dcSMasahiro Yamada 
9409f455dcSMasahiro Yamada 	/* Clear the SW-controlled reset of the slow cluster */
9509f455dcSMasahiro Yamada 	reg = CLR_CPURESET0 | CLR_DBGRESET0 | CLR_CORERESET0 | CLR_CXRESET0 |
9609f455dcSMasahiro Yamada 		CLR_L2RESET | CLR_PRESETDBG;
9709f455dcSMasahiro Yamada 	writel(reg, &clkrst->crc_rst_cpulp_cmplx_clr);
9809f455dcSMasahiro Yamada 
9909f455dcSMasahiro Yamada 	/* Clear the SW-controlled reset of the fast cluster */
10009f455dcSMasahiro Yamada 	reg = CLR_CPURESET0 | CLR_DBGRESET0 | CLR_CORERESET0 | CLR_CXRESET0 |
10109f455dcSMasahiro Yamada 		CLR_CPURESET1 | CLR_DBGRESET1 | CLR_CORERESET1 | CLR_CXRESET1 |
10209f455dcSMasahiro Yamada 		CLR_CPURESET2 | CLR_DBGRESET2 | CLR_CORERESET2 | CLR_CXRESET2 |
10309f455dcSMasahiro Yamada 		CLR_CPURESET3 | CLR_DBGRESET3 | CLR_CORERESET3 | CLR_CXRESET3 |
10409f455dcSMasahiro Yamada 		CLR_L2RESET | CLR_PRESETDBG;
10509f455dcSMasahiro Yamada 	writel(reg, &clkrst->crc_rst_cpug_cmplx_clr);
10609f455dcSMasahiro Yamada }
10709f455dcSMasahiro Yamada 
10809f455dcSMasahiro Yamada /**
109*722e000cSTom Warren  * Tegra124 requires some special clock initialization, including setting up
11009f455dcSMasahiro Yamada  * the DVC I2C, turning on MSELECT and selecting the G CPU cluster
11109f455dcSMasahiro Yamada  */
tegra124_init_clocks(void)11209f455dcSMasahiro Yamada void tegra124_init_clocks(void)
11309f455dcSMasahiro Yamada {
11409f455dcSMasahiro Yamada 	struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
11509f455dcSMasahiro Yamada 	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
11609f455dcSMasahiro Yamada 	struct clk_rst_ctlr *clkrst =
11709f455dcSMasahiro Yamada 			(struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
11809f455dcSMasahiro Yamada 	u32 val;
11909f455dcSMasahiro Yamada 
120*722e000cSTom Warren 	debug("%s entry\n", __func__);
12109f455dcSMasahiro Yamada 
12209f455dcSMasahiro Yamada 	/* Set active CPU cluster to G */
12309f455dcSMasahiro Yamada 	clrbits_le32(&flow->cluster_control, 1);
12409f455dcSMasahiro Yamada 
12509f455dcSMasahiro Yamada 	/* Change the oscillator drive strength */
12609f455dcSMasahiro Yamada 	val = readl(&clkrst->crc_osc_ctrl);
12709f455dcSMasahiro Yamada 	val &= ~OSC_XOFS_MASK;
12809f455dcSMasahiro Yamada 	val |= (OSC_DRIVE_STRENGTH << OSC_XOFS_SHIFT);
12909f455dcSMasahiro Yamada 	writel(val, &clkrst->crc_osc_ctrl);
13009f455dcSMasahiro Yamada 
13109f455dcSMasahiro Yamada 	/* Update same value in PMC_OSC_EDPD_OVER XOFS field for warmboot */
13209f455dcSMasahiro Yamada 	val = readl(&pmc->pmc_osc_edpd_over);
13309f455dcSMasahiro Yamada 	val &= ~PMC_XOFS_MASK;
13409f455dcSMasahiro Yamada 	val |= (OSC_DRIVE_STRENGTH << PMC_XOFS_SHIFT);
13509f455dcSMasahiro Yamada 	writel(val, &pmc->pmc_osc_edpd_over);
13609f455dcSMasahiro Yamada 
13709f455dcSMasahiro Yamada 	/* Set HOLD_CKE_LOW_EN to 1 */
13809f455dcSMasahiro Yamada 	setbits_le32(&pmc->pmc_cntrl2, HOLD_CKE_LOW_EN);
13909f455dcSMasahiro Yamada 
14009f455dcSMasahiro Yamada 	debug("Setting up PLLX\n");
14109f455dcSMasahiro Yamada 	init_pllx();
14209f455dcSMasahiro Yamada 
14309f455dcSMasahiro Yamada 	val = (1 << CLK_SYS_RATE_AHB_RATE_SHIFT);
14409f455dcSMasahiro Yamada 	writel(val, &clkrst->crc_clk_sys_rate);
14509f455dcSMasahiro Yamada 
14609f455dcSMasahiro Yamada 	/* Enable clocks to required peripherals. TBD - minimize this list */
14709f455dcSMasahiro Yamada 	debug("Enabling clocks\n");
14809f455dcSMasahiro Yamada 
14909f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_CACHE2, 1);
15009f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_GPIO, 1);
15109f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_TMR, 1);
15209f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_CPU, 1);
15309f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_EMC, 1);
15409f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_I2C5, 1);
15509f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_APBDMA, 1);
15609f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_MEM, 1);
15709f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_CORESIGHT, 1);
15809f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_MSELECT, 1);
15909f455dcSMasahiro Yamada 	clock_set_enable(PERIPH_ID_DVFS, 1);
16009f455dcSMasahiro Yamada 
16109f455dcSMasahiro Yamada 	/*
16209f455dcSMasahiro Yamada 	 * Set MSELECT clock source as PLLP (00), and ask for a clock
16309f455dcSMasahiro Yamada 	 * divider that would set the MSELECT clock at 102MHz for a
16409f455dcSMasahiro Yamada 	 * PLLP base of 408MHz.
16509f455dcSMasahiro Yamada 	 */
16609f455dcSMasahiro Yamada 	clock_ll_set_source_divisor(PERIPH_ID_MSELECT, 0,
16709f455dcSMasahiro Yamada 				    CLK_DIVIDER(NVBL_PLLP_KHZ, 102000));
16809f455dcSMasahiro Yamada 
16909f455dcSMasahiro Yamada 	/* Give clock time to stabilize */
17009f455dcSMasahiro Yamada 	udelay(IO_STABILIZATION_DELAY);
17109f455dcSMasahiro Yamada 
17209f455dcSMasahiro Yamada 	/* I2C5 (DVC) gets CLK_M and a divisor of 17 */
17309f455dcSMasahiro Yamada 	clock_ll_set_source_divisor(PERIPH_ID_I2C5, 3, 16);
17409f455dcSMasahiro Yamada 
17509f455dcSMasahiro Yamada 	/* Give clock time to stabilize */
17609f455dcSMasahiro Yamada 	udelay(IO_STABILIZATION_DELAY);
17709f455dcSMasahiro Yamada 
17809f455dcSMasahiro Yamada 	/* Take required peripherals out of reset */
17909f455dcSMasahiro Yamada 	debug("Taking periphs out of reset\n");
18009f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_CACHE2, 0);
18109f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_GPIO, 0);
18209f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_TMR, 0);
18309f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_COP, 0);
18409f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_EMC, 0);
18509f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_I2C5, 0);
18609f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_APBDMA, 0);
18709f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_MEM, 0);
18809f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_CORESIGHT, 0);
18909f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_MSELECT, 0);
19009f455dcSMasahiro Yamada 	reset_set_enable(PERIPH_ID_DVFS, 0);
19109f455dcSMasahiro Yamada 
192*722e000cSTom Warren 	debug("%s exit\n", __func__);
19309f455dcSMasahiro Yamada }
19409f455dcSMasahiro Yamada 
is_partition_powered(u32 partid)19509f455dcSMasahiro Yamada static bool is_partition_powered(u32 partid)
19609f455dcSMasahiro Yamada {
19709f455dcSMasahiro Yamada 	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
19809f455dcSMasahiro Yamada 	u32 reg;
19909f455dcSMasahiro Yamada 
20009f455dcSMasahiro Yamada 	/* Get power gate status */
20109f455dcSMasahiro Yamada 	reg = readl(&pmc->pmc_pwrgate_status);
20209f455dcSMasahiro Yamada 	return !!(reg & (1 << partid));
20309f455dcSMasahiro Yamada }
20409f455dcSMasahiro Yamada 
power_partition(u32 partid)20509f455dcSMasahiro Yamada static void power_partition(u32 partid)
20609f455dcSMasahiro Yamada {
20709f455dcSMasahiro Yamada 	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
20809f455dcSMasahiro Yamada 
20909f455dcSMasahiro Yamada 	debug("%s: part ID = %08X\n", __func__, partid);
21009f455dcSMasahiro Yamada 	/* Is the partition already on? */
21109f455dcSMasahiro Yamada 	if (!is_partition_powered(partid)) {
21209f455dcSMasahiro Yamada 		/* No, toggle the partition power state (OFF -> ON) */
21309f455dcSMasahiro Yamada 		debug("power_partition, toggling state\n");
21409f455dcSMasahiro Yamada 		writel(START_CP | partid, &pmc->pmc_pwrgate_toggle);
21509f455dcSMasahiro Yamada 
21609f455dcSMasahiro Yamada 		/* Wait for the power to come up */
21709f455dcSMasahiro Yamada 		while (!is_partition_powered(partid))
21809f455dcSMasahiro Yamada 			;
21909f455dcSMasahiro Yamada 
22009f455dcSMasahiro Yamada 		/* Give I/O signals time to stabilize */
22109f455dcSMasahiro Yamada 		udelay(IO_STABILIZATION_DELAY);
22209f455dcSMasahiro Yamada 	}
22309f455dcSMasahiro Yamada }
22409f455dcSMasahiro Yamada 
powerup_cpus(void)22509f455dcSMasahiro Yamada void powerup_cpus(void)
22609f455dcSMasahiro Yamada {
22709f455dcSMasahiro Yamada 	/* We boot to the fast cluster */
228*722e000cSTom Warren 	debug("%s entry: G cluster\n", __func__);
22909f455dcSMasahiro Yamada 
23009f455dcSMasahiro Yamada 	/* Power up the fast cluster rail partition */
231*722e000cSTom Warren 	debug("%s: CRAIL\n", __func__);
23209f455dcSMasahiro Yamada 	power_partition(CRAIL);
23309f455dcSMasahiro Yamada 
23409f455dcSMasahiro Yamada 	/* Power up the fast cluster non-CPU partition */
235*722e000cSTom Warren 	debug("%s: C0NC\n", __func__);
23609f455dcSMasahiro Yamada 	power_partition(C0NC);
23709f455dcSMasahiro Yamada 
23809f455dcSMasahiro Yamada 	/* Power up the fast cluster CPU0 partition */
239*722e000cSTom Warren 	debug("%s: CE0\n", __func__);
24009f455dcSMasahiro Yamada 	power_partition(CE0);
24109f455dcSMasahiro Yamada 
242*722e000cSTom Warren 	debug("%s: done\n", __func__);
24309f455dcSMasahiro Yamada }
24409f455dcSMasahiro Yamada 
start_cpu(u32 reset_vector)24509f455dcSMasahiro Yamada void start_cpu(u32 reset_vector)
24609f455dcSMasahiro Yamada {
24709f455dcSMasahiro Yamada 	struct pmc_ctlr *pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
24809f455dcSMasahiro Yamada 
249*722e000cSTom Warren 	debug("%s entry, reset_vector = %x\n", __func__, reset_vector);
25009f455dcSMasahiro Yamada 
25109f455dcSMasahiro Yamada 	tegra124_init_clocks();
25209f455dcSMasahiro Yamada 
25309f455dcSMasahiro Yamada 	/* Set power-gating timer multiplier */
25409f455dcSMasahiro Yamada 	writel((MULT_8 << TIMER_MULT_SHIFT) | (MULT_8 << TIMER_MULT_CPU_SHIFT),
25509f455dcSMasahiro Yamada 	       &pmc->pmc_pwrgate_timer_mult);
25609f455dcSMasahiro Yamada 
25709f455dcSMasahiro Yamada 	enable_cpu_power_rail();
25809f455dcSMasahiro Yamada 	enable_cpu_clocks();
25909f455dcSMasahiro Yamada 	clock_enable_coresight(1);
26009f455dcSMasahiro Yamada 	remove_cpu_resets();
26109f455dcSMasahiro Yamada 	writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
26209f455dcSMasahiro Yamada 	powerup_cpus();
263*722e000cSTom Warren 	debug("%s exit, should continue @ reset_vector\n", __func__);
26409f455dcSMasahiro Yamada }
265